User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR PRODUCT OVERVIEW
1-29
Signal In/Out Description
TCK I TCK (TAP Controller Clock) provides the clock input for the JTAG logic.
TDI I TDI (TAP Controller Data Input) is the serial input for test instructions and
data.
TDO O TDO (TAP Controller Data Output) is the serial output for test instructions
and data.
RTCK O Returned Clock
Power
VDDalive P S3C2450 reset block and port status register VDD.
It should be always supplied whether in normal mode or in Sleep mode.
VDDiarm P S3C2450 core logic VDD for ARM core.
VDDi P S3C2450 core logic VDD for Internal block.
VDDA_MPLL P S3C2450 MPLL analog and digital VDD.
VDDA_EPLL P S3C2450 EPLL analog and digital VDD
VDD_SDRAM P S3C2450 SDRAM I/O Power (1.8V/ 2.5V)
VDD_SRAM P S3C2450 ROM/SRAM I/O Power
VDD_OP1 P S3C2450 System I/O Power 1 (1.8 ~ 3.3V)
VDD_OP2 P S3C2450 System I/O Power 2 ( 1.8 ~ 3.3V)
VDD_OP3 P S3C2450 System I/O Power 3 ( 1.8 ~ 3.3V)
VDD_CAM P S3C2450 Camera I/O Power (1.8 ~ 3.3V)
VDD_LCD P S3C2450 LCD I/O Power (1.8 ~ 3.3V)
VDD_SD P S3C2450 SD/MMC I/O Power (1.8 ~ 3.3V)
VDD_RTC P RTC VDD (3.0V, Input range: 1.8 ~ 3.6V)
This pin must be connected to power properly if RTC isn't used.
VDDA_ADC P S3C2450 ADC VDD(3.3V)
VSSi/VSSiarm G S3C2450 core logic VSS
VSSA_MPLL G S3C2450 MPLL analog and digital VSS.
VSSA_EPLL G S3C2450 EPLL analog and digital VSS
VSS_SDRAM G S3C2450 SDRAM I/O Ground
VSS_SRAM G S3C2450 ROM/SRAM I/O Ground
VSS_OP1 G S3C2450 System I/O Ground
VSS_OP2 G S3C2450 System I/O Ground
VSS_OP3 G S3C2450 System I/O Ground
VSS_CAM G S3C2450 Camera I/O Ground
VSS_LCD G S3C2450 LCD I/O Ground
VSS_SD G S3C2450 SD/MMC I/O Ground
VSSA_ADC G S3C2450 ADC VSS
VDD_USBOSC P USB 2.0 Oscillator Power(1.8 ~ 3.3V)
VDDI_UDEV P USB 2.0 PHY Power ( 1.2V)
VSSI_UDEV G USB 2.0 PHY Ground