User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR PRODUCT OVERVIEW
1-25
Signal In/Out Description
nRBE[1:0] O Upper byte/lower byte enable (In case of 16-bit SRAM)
nWAIT I nWAIT requests to prolong a current bus cycle. As long as nWAIT is L,
the current bus cycle cannot be completed. If nWAIT signal isn’t used in
your system, nWAIT signal must be tied on pull-up resistor.
SDRAM I/F
SADDR[15:0] O SDRAM Address bus
SDATA[31:0] IO SDRAM Data Bus
nSRAS O SDRAM row address strobe
nSCAS O SDRAM column address strobe
nSWE O SDRAM write enable
nSCS[1:0] O SDRAM chip select
DQM[3:0] O SDRAM data mask
DQS[1:0] O mDDR/DDR2 Data Strobe
SCLK O SDRAM clock
nSCLK O mDDR/DDR2 Conversion clock
SCKE O SDRAM clock enable
NAND Flash
FCLE O Command latch enable
FALE O Address latch enable
nFCE O Nand flash chip enable
nFRE O Nand flash read enable
nFWE O Nand flash write enable
FRnB I Nand flash ready/busy
SMC/OneNAND
RSMCLK I/O SMC Clock
RSMVAD O SMC Address Valid
RSMBWAIT O SMC Burst Wait
CF I/F
nOE_CF O CF Output Enable Strobe
nWE_CF O CF Write Enable Strobe
nIREQ_CF I Interrupt request from CF card
nINPACK_CF I Input acknowledge in I/O mode
CardPWR_CF O Card Power Enable
nREG_CF O Register in CF card strobe
RESET_CF O CF card reset
LCD Control Unit
RGB_VD/SYS_VD[23:0] O RGB I/F Video Data: RGB_VD[23:0]
i80 I/F Video DataSYS_VD[17:0]