User's Manual

Table Of Contents
HSMMC CONTROLLER S3C2450X RISC MICROPROCESSOR
21-68
5.29 DEBUG REGISTER
Register Address R/W Description Reset Value
DEBUG_0 0X4AC00088 R/W DEBUG register (Channel 0) Not fixed
DEBUG_1 0X4A800088 R/W DEBUG register (Channel 1) Not fixed
Name Bit Description Initial Value
DBGREG [31:0]
Debug Register
Read Only Register for Debug Purpose (RO)
Not fixed
5.30 CONTROL REGISTER 4
Register Address R/W Description Reset Value
CONTROL4_0 0x4AC0008C R/W Control register 4 (Channel 0) 0x0
CONTROL4_1 0x4A80008C R/W Control register 4 (Channel 1) 0x0
Name Bit Description Initial Value
Reserved [31:1]
0
StaBusy [0]
Status Busy
This bit is “High” when the clock domain crossing (HCLK to SDCLK)
operation is processing. This bit is status bit and Read Only (RO)
0