User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HSMMC CONTROLLER
21-65
Name Bit Description Initial Value
Card Detect Pin Level does not simply reflect SDCD# pin, but
chooses from SDCD, DAT[3], or CDTestlvl depending on
CDSigSel and this field (SDCDSel) values
0 = nSDCD is used for SD Card Detect Signal
1 = DAT[3] is used for SD Card Detect Signal
CDSYNCSEL [12]
SD Card Detect Sync Support
This field is used to enable output CMD and DAT referencing
SD Bus Power bit in the “PWRCON register”, when being set.
0 = No Sync, no switch output enable signal (Command,
Data)
1 = Sync, control output enable signal (Command, Data)
0
ENBUSYCHKTXSTA
RT
[11]
CE-ATA I/F mode
Busy state check before Tx Data start state
0 = Disable
1 = Enable
0
DFCNT [10:9]
Debounce Filter Count
Debounce Filter Count setting register for Card Detect signal
input (SDCD#)
00 = No use debounce filter
01 = 4 iSDCLK
10 = 16 iSDCLK
11 = 64 iSDCLK
0
ENCLKOUTHOLD [8]
SDCLK Hold Enable
The enter and exit of the SDCLK Hold state is done by Host
Controller.
0 = Disable
1 = Enable
0
RWAITMODE [7]
Read Wait Release Control
0 = Read Wait state is released by the Host Controller (Auto)
1 = Read Wait state is released by the Host Device (Manual)
0
DISBUFRD [6]
Buffer Read Disable
0 = Normal mode, user can read buffer(FIFO) data using
0x20 register
1 = User cannot read buffer (FIFO) data using 0x20 register.
In this case, the buffer memory only can be read through
memory area. (Debug purpose)
0
SELBASECLK [5:4]
Base Clock Source Select
00 or 01 = HCLK
10 = SCLK_HSMMC# : EPLLout, MPLLout, PLL_source_clk
or CLK27 clock (from SYSCON block, can be selected by
MMC#_SEL[1:0] fields of the CLK_SRC register in SYSCON
block)
11 = External Clock source (XTI or XEXTCLK)
00