User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HSMMC CONTROLLER
21-61
5.25 CAPABILITIES REGISTER
This register provides the Host Driver with information specific to the Host Controller implementation. The Host
Controller may implement these values as fixed or loaded from flash memory during power on initialization. Refer
to Softw
are Reset for All in the Software Reset register for loading from flash memory and completion timing
control.
Register Address R/W Description Reset Value
CAPAREG0 0X4AC00040 HWInit Capabilities Register (Channel 0) 0x05E80080
CAPAREG1 0X4A800040 HWInit Capabilities Register (Channel 1) 0x05E80080
Name Bit Description Initial Value
[31:27] Reserved
CAPAV18 [26] Voltage Support 1.8V (HWInit)
1 = 1.8V Supported
0 = 1.8V Not Supported
1
CAPAV30 [25] Voltage Support 3.0V (HWInit)
1 = 3.0V Supported
0 = 3.0V Not Supported
0
CAPAV33 [24] Voltage Support 3.3V (HWInit)
1 = 3.3V Supported
0 = 3.3V Not Supported
1
CAPASUSRES [23] Suspend/Resume Support (HWInit)
This bit indicates whether the Host Controller supports
Suspend / Resume functionality. If this bit is 0, the Suspend
and Resume mechanism are not supported and the Host
Driver shall not issue either Suspend or Resume commands.
1 = Supported
0 = Not Supported
1
CAPADMA [22] DMA Support (HWInit)
This bit indicates whether the Host Controller is capable of
using DMA to transfer data between system memory and the
Host Controller directly.
1 = DMA Supported
0 = DMA Not Supported
1
CAPAHSPD [21] High Speed Support (HWInit)
This bit indicates whether the Host Controller and the Host
System support High Speed mode and they can supply SD
Clock frequency from 25MHz to 50MHz.
1 = High Speed Supported
0 = High Speed Not Supported
1
[20:18]
Reserved