User's Manual

Table Of Contents
HSMMC CONTROLLER S3C2450X RISC MICROPROCESSOR
21-58
5.23 ERROR INTERRUPT SIGNAL ENABLE REGISTER
This register is used to select which interrupt status is notified to the Host System as the interrupt. These status
bits all share the same 1 bit interrupt line. Setting any of these bits to 1 enables interrupt generation.
Register Address R/W Description Reset Value
ERRINTSIGEN0 0X4AC0003A R/W Error Interrupt Signal Enable Register (Channel 0) 0x0
ERRINTSIGEN1 0X4A80003A R/W Error Interrupt Signal Enable Register (Channel 1) 0x0
Name Bit Description Initial Value
[15:10] Reserved 0
ENSIGADMAERR [9]
ADMA Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGACMDERR [8]
Auto CMD12 Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCURERR [7]
Current Limit Error Signal Enable
This function is not implemented in this version.
1 = Enabled
0 = Masked
0
ENSIGDENDERR [6]
Data End Bit Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGDATCRCERR [5]
Data CRC Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGDATTOUTERR [4]
Data Timeout Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCMDIDXERR [3]
Command Index Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCMDEBITERR [2]
Command End Bit Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCMDCRCERR [1]
Command CRC Error Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCMDTOUTERR [0]
Command Timeout Error Signal Enable
1 = Enabled
0 = Masked
0
Detailed documents are to be copied from SD Host Standard Spec.