User's Manual

Table Of Contents
HSMMC CONTROLLER S3C2450X RISC MICROPROCESSOR
21-56
5.22 NORMAL INTERRUPT SIGNAL ENABLE REGISTER
This register is used to select which interrupt status is indicated to the Host System as the interrupt. These status
bits all share the same1 bit interrupt line. Setting any of these bits to 1 enables interrupt generation.
Register Address R/W Description Reset Value
NORINTSIGEN0 0X4AC00038 R/W Normal Interrupt Signal Enable Register
(Channel 0)
0x0
NORINTSIGEN1 0X4A800038 R/W Normal Interrupt Signal Enable Register
(Channel 1)
0x0
Name Bit Description Initial Value
[15]
Fixed to 0
The Host Driver shall control error interrupts using the Error
Interrupt Signal Enable register.
0
ENSIGFIA3 [14]
FIFO SD Address Pointer Interrupt 3 Signal Enable
1 = Enabled
0 = Masked
0
ENSIGFIA2 [13]
FIFO SD Address Pointer Interrupt 2 Signal Enable
1 = Enabled
0 = Masked
0
ENSIGFIA1 [12]
FIFO SD Address Pointer Interrupt 1 Signal Enable
1 = Enabled
0 = Masked
0
ENSIGFIA0 [11]
FIFO SD Address Pointer Interrupt 0 Signal Enable
1 = Enabled
0 = Masked
0
ENSIGRWAIT [10]
Read Wait Interrupt Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCCS [9]
CCS Interrupt Signal Enable
Command Complete Signal Interrupt Status bit is for CE-ATA
interface mode.
1 = Enabled
0 = Masked
0
ENSIGCARDINT [8]
Card Interrupt Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCARDREM [7]
Card Removal Signal Enable
1 = Enabled
0 = Masked
0
ENSIGCARDNS [6]
Card Insertion Signal Enable
1 = Enabled
0 = Masked
0