User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HSMMC CONTROLLER
21-55
5.21 ERROR INTERRUPT STATUS ENABLE REGISTER
Setting to 1 enables Error Interrupt Status.
Register Address R/W Description Reset Value
ERRINTSTSEN0 0X4AC00036 R/W Error Interrupt Status Enable Register
(Channel 0)
0x0
ERRINTSTSEN1 0X4A800036 R/W Error Interrupt Status Enable Register
(Channel 1)
0x0
Name Bit Description Initial Value
[15:10] Reserved 0
ADMAERR [9]
ADMA Error Status Enable
1 = Enabled
0 = Masked
0
ENSTAACMDERR [8]
Auto CMD12 Error Status Enable
1 = Enabled
0 = Masked
0
ENSTACURERR [7]
Current Limit Error Status Enable
This function is not implemented in this version.
1 = Enabled
0 = Masked
0
ENSTADENDERR [6]
Data End Bit Error Status Enable
1 = Enabled
0 = Masked
0
ENSTADATCRCERR [5]
Data CRC Error Status Enable
1 = Enabled
0 = Masked
0
ENSTADATTOUTERR [4]
Data Timeout Error Status Enable
1 = Enabled
0 = Masked
0
ENSTACMDIDXERR [3]
Command Index Error Status Enable
1 = Enabled
0 = Masked
0
ENSTACMDEBITERR [2]
Command End Bit Error Status Enable
1 = Enabled
0 = Masked
0
ENSTACMDCRCERR [1]
Command CRC Error Status Enable
1 = Enabled
0 = Masked
0
ENSTACMDTOUTERR [0]
Command Timeout Error Status Enable
1 = Enabled
0 = Masked
0