User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HSMMC CONTROLLER
21-53
5.20 NORMAL INTERRUPT STATUS ENABLE REGISTER
Setting to 1 enables Interrupt Status.
Register Address R/W Description Reset Value
NORINTSTSEN0 0X4AC00034 R/W Normal Interrupt Status Enable Register
(Channel 0)
0x0
NORINTSTSEN1 0X4A800034 R/W Normal Interrupt Status Enable Register
(Channel 1)
0x0
Name Bit Description Initial Value
[15]
Fixed to 0
The Host Driver shall control error interrupts using the Error
Interrupt Status Enable register. (RO)
0
ENSTAFIA3
[14]
FIFO SD Address Pointer Interrupt 3 Status Enable
1 = Enabled
0 = Masked
0
ENSTAFIA2
[13]
FIFO SD Address Pointer Interrupt 2 Status Enable
1 = Enabled
0 = Masked
0
ENSTAFIA1
[12]
FIFO SD Address Pointer Interrupt 1 Status Enable
1 = Enabled
0 = Masked
0
ENSTAFIA0
[11]
FIFO SD Address Pointer Interrupt 0 Status Enable
1 = Enabled
0 = Masked
0
ENSTARWAIT
[10]
Read Wait interrupt status enable
1 = Enabled
0 = Masked
0
ENSTACCS
[9]
CCS Interrupt Status Enable
1 = Enabled
0 = Masked
0
ENSTACARDINT
[8]
Card Interrupt Status Enable
If this bit is set to 0, the Host Controller shall clear interrupt
request to the System. The Card Interrupt detection is
stopped when this bit is cleared and restarted when this bit is
set to 1. The Host Driver should clear the Card Interrupt
Status Enable before servicing the Card Interrupt and
should set this bit again after all interrupt requests from the
card are cleared to prevent inadvertent interrupts.
1 = Enabled
0 = Masked
0
ENSTACARDREM
[7]
Card Removal Status Enable
1 = Enabled
0 = Masked
0