User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HSMMC CONTROLLER
21-43
5.16 TIMEOUT CONTROL REGISTER
At the initialization of the Host Controller, the Host Driver shall set the Data Timeout Counter Value according to
the Capabilities register.
Register Address R/W Description Reset Value
TIMEOUTCON 0 0X4AC0002E R/W Timeout Control Register (Channel 0) 0x0
TIMEOUTCON 1 0X4A80002E R/W Timeout Control Register (Channel 1) 0x0
Name Bit Description Initial Value
[7:4] Reserved 0
TIMEOUTCON [3:0]
Data Timeout Counter Value
This value determines the interval by which DAT line timeouts are
detected. Refer to the Data Timeout Error in the Error Interrupt
Status register for information on factors that dictate timeout
generation. Timeout clock frequency will be generated by dividing the
base clock SDCLK value by this value. When setting this register,
prevent inadvertent timeout events by clearing the Data Timeout
Error Status Enable (in the Error Interrupt Status Enable register)
1111b Reserved
1110b SDCLK x 2
27
1101b SDCLK x 2
26
………….. …
0001b SDCLK x 2
14
0000b SDCLK x 2
13
0