User's Manual

Table Of Contents
HSMMC CONTROLLER S3C2450X RISC MICROPROCESSOR
21-40
5.14 WAKEUP CONTROL REGISTER
This register is mandatory for the Host Controller, but wakeup functionality depends on the Host Controller system
hardware and software. The Host Driver shall maintain voltage on the SD Bus, by setting SD Bus Pow
er to 1 in
the Power Control register, when wakeup event via Card Interrupt is desired.
Register Address R/W Description Reset Value
WAKCON0 0X4AC0002B R/W Wakeup Control Register (Channel 0) 0x0
WAKCON1 0X4A80002B R/W Wakeup Control Register (Channel 1) 0x0
Name Bit Description Initial Value
[7:3] Reserved 0
ENWKUPREM [2]
Wakeup Event Enable On SD Card Removal
This bit enables wakeup event via Card Removal assertion in the
Normal Interrupt Status register. FN_WUS (Wake Up Support) in
CIS does not affect this bit. (RW)
1 = Enable
0 = Disable
0
ENWKUPINS [1]
Wakeup Event Enable On SD Card Insertion
This bit enables wakeup event via Card Insertion assertion in the
Normal Interrupt Status register. FN_WUS (Wake Up Support) in
CIS does not affect this bit. (RW)
1 = Enable
0 = Disable
0
ENWKUPINT [0]
Wakeup Event Enable On Card Interrupt
This bit enables wakeup event via Card Interrupt assertion in the
Normal Interrupt Status register. This bit can be set to 1 if FN_WUS
(Wake Up Support) in CIS is set to 1. (RW)
1 = Enable
0 = Disable
0