User's Manual

Table Of Contents
HSMMC CONTROLLER S3C2450X RISC MICROPROCESSOR
21-2
3 BLOCK DIAGRAM
SFR
R
System Bus
(AHB)
CMD
ARG
G
Control
Status
AHB slave
I/F
DMA
controller
AHB master
FIFO
DATA
packet
Status
Control
CMDRSP
packet
Status
Control
RSP
Line
Control
Pad
I/F
INTREQ
BaseCLK
Clock Control
DPSRAM
Control
Figure 21-1. HSMMC Block Diagram