User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HS_SPI CONTROLLER
20-11
Register Address R/W Description Reset Value
HS_SPI_TX_DATA(Ch0) 0x52000018 W HS_SPI TX DATA register 0x0
HS_SPI_TX_DATA(Ch1) 0x59000018 W HS_SPI TX DATA register 0x0
HS_SPI_TX_DATA Bit Description Initial State
TX_DATA [31:0]
This field contains the data to be transmitted over the
HS_SPI channel.
32’b0
Register Address R/W Description Reset Value
HS_SPI_RX_DATA(Ch0) 0x5200001C R HS_SPI RX DATA register 0x0
HS_SPI_RX_DATA(Ch1) 0x5900001C R HS_SPI RX DATA register 0x0
HS_SPI_RX_DATA Bit Description Initial State
RX_DATA [31:0]
This field contains the data to be received over the
HS_SPI channel.
32’b0
Register Address R/W Description Reset Value
Packet_Count_reg(Ch0) 0x52000020 R/W Count how many data master gets 0x0
Packet_Count_reg(Ch1) 0x59000020 R/W Count how many data master gets 0x0
Packet_Count_reg Bit Description Initial State
Packet_Count_En [16]
Enable bit for packet count
0 = Disable
1 = Enable
1’b0
Count Value [15:0] Packet count value 16’b0