User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HS_SPI CONTROLLER
20-9
Register Address R/W Description Reset Value
Slave_slection_reg(Ch0) 0x5200000C R/W Slave selection signal 0x1
Slave_slection_reg(Ch1) 0x5900000C R/W Slave selection signal 0x1
Slave_slection_reg Bit Description Initial State
nCS_time_count [9:4]
nSSout inactive time =
((nCS_time_count+3)/2) x HS_SPICLKout)
6’b0
reserved [3:2] Reserved
Auto_n_Manual [1]
Chip select toggle manual or auto selection
0 = Manual
1 = Auto
1’b0
nSSout [0]
Slave selection signal( manual only)
0 = Active
1 = Inactive
1’b1
Register Address R/W Description Reset Value
HS_SPI_INT_EN(Ch0) 0x52000010 R/W HS_SPI Interrupt Enable register 0x0
HS_SPI_INT_EN(Ch1) 0x59000010 R/W HS_SPI Interrupt Enable register 0x0
HS_SPI_INT_EN Bit Description Initial State
IntEnTrailing [6]
Interrupt Enable for trailing count to be zero
0 = Disable 1 = Enable
1’b0
IntEnRxOverrun [5]
Interrupt Enable for RxOverrun
0 = Disable 1 = Enable
1’b0
IntEnRxUnderrun [4]
Interrupt Enable for RxUnderrun
0 = Disable 1 = Enable
1’b0
IntEnTxOverrun [3]
Interrupt Enable for TxOverrun
0 = Disable 1 = Enable
1’b0
IntEnTxUnderrun [2]
Interrupt Enable for TxUnderrun. In slave mode, this bit
should be clear first after turning on slave TX path.
0 = Disable 1 = Enable
1’b0
IntEnRxFifoRdy [1]
Interrupt Enable for RxFifoRdy(INT mode)
0 = Disable 1 = Enable
1’b0
IntEnTxFifoRdy [0]
Interrupt Enable for TxFifoRdy(INT mode)
0 = Disable 1 = Enable
1’b0