User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR HS_SPI CONTROLLER
20-7
Register Address R/W Description Reset Value
Clk_CFG(Ch0) 0x52000004 R/W Clock configuration register 0x0
Clk_CFG(Ch1) 0x59000004 R/W Clock configuration register 0x0
Clk_CFG Bit Description Initial State
ClkSel [10:9] Clock source selection to generate HS_SPI clock-out
00 = PCLK
01 = USBCLK
10 = Epll clock
11 = Reserved
*
For using USBCLK source, The USB_SIG_MASK at system controller
should be set to on.
* Epll clock is from System Controller and has 4 sources:
MOUT
EPLL,
DOUT
MPLL,
PLL_SRCLK, CLK27M
2’b0
ENCLK [8] Clock on/off
0 = Disable
1 = Enable
1’b0
Prescaler Value [7:0] HS_SPI clock-out division rate
HS_SPI clock-out = Clock source / ( 2 x (Prescaler value +1))
8’h0