User's Manual

Table Of Contents
HS_SPI CONTROLLER S3C2450X RISC MICROPROCESSOR
20-6
5.2 SPECIAL FUNCTION REGISTER
Register Address R/W Description Reset Value
CH_CFG(Ch0) 0x52000000 R/W HS_SPI configuration register 0x0000_0040
CH_CFG(Ch1) 0x59000000 R/W HS_SPI configuration register 0x0000_0040
CH_CFG Bit Description Initial State
Reserved [31:7]
26’b0
High_speed_en [6] 0 = Low speed operation support at slave mode.
1 = High speed operation support at slave mode.
1’b1
SW_RST [5] Software reset
0 = Inactive
1 = Active
1’b0
SLAVE [4] Whether HS_SPI Channel is Master or Slave.
0 = Master
1 = Slave
1’b0
CPOL [3] Determine an active high or active low clock
0 = Active high
1 = Active low
1’b0
CPHA [2] Select one of the two fundamentally different transfer format
0 = Format A
1 = Format B
1’b0
RxChOn [1] HS_SPI Rx Channel On
0 = Channel Off
1 = Channel On
1’b0
TxChOn [0] HS_SPI Tx Channel On
0 = Channel Off
1 = Channel On
1’b0