User's Manual

Table Of Contents
USB2.0 DEVICE S3C2450X RISC MICROPROCESSOR
17-20
ESR Bit R/W Description Initial State
PSIF [3:2] R Packet Status In FIFO.
00 = No packet in FIFO
01 = One packet in FIFO
10 = Two packet in FIFO
11 = Invalid value
0
TPS [1] R/C Tx Packet Success
TPS is used for Single or Dual transfer mode.
TPS is activated when one packet data in FIFO was
successfully transferred to Host and received ACK from
Host.
This bit should be cleared by writing 1 on it after being read
by the MCU.
0
RPS [0] R Rx Packet Success.
RPS is used for Single or Dual transfer mode.
RPS is activated when the FIFO has a packet data to
receive. RPS is automatically cleared when MCU reads all
packets (one or two) from FIFO. MCU can identify the
packet size through byte read count register (BRCR).
0