User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR I/O PORTS
11-33
MISCCR Bit Description Reset Value
CLKSEL0 * [6:4] Select source clock with CLKOUT0 pad
000 = MPLL INPUT Clock(XTAL)
001 = EPLL output
010 = FCLK(ARMCLK)
011 = HCLK
100 = PCLK
101 = DCLK0 (Divided PCLK)
110 = OSC To PLL INPUT Clock
111 = Reserved
010
Reserved [3:0] Reserved 0
NOTES:
1. User must set first MISCCR[31] = 1’b1 when use the high speed SPI.
2. We recommend not using this output pad to other device’s pll clock source.