User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR xxix
List of Tables
Table Title Page
Number Number
17-1 Non-Indexed Registers ................................................................................................ 17-5
17-2 Indexed Registers........................................................................................................17-6
20-1 External Signals Description........................................................................................ 20-2
21-1 Determination of Transfer Type................................................................................... 21-24
21-2 Relation Between Parameters and the Name of Response Type............................... 21-26
21-3 Response Bit Definition for Each Response Type. ..................................................... 21-27
21-4 The relation between Command CRC Error and Command Timeout Error ...............21-52
21-5 The Relation Between Command CRC Error and Command Timeout Error.............. 21-60
21-6 Maximum Current Value Definition.............................................................................. 21-63
22-1 25BPP(A:8:8:8) Palette Data Format ..........................................................................22-20
22-2 19BPP (A:6:6:6) Palette Data Format .........................................................................22-21
22-3 16BPP(A:5:5:5) Palette Data Format ..........................................................................22-21
22-4 Alpha Value Selection Table for Blending ................................................................... 22-23
22-5 Relation between VCLK and CLKVAL (Freq. of Video Clock Source=60MHz) .......... 22-26
22-6 LCD Signal Muxing Table (RGB and i-80 I/F) ............................................................. 22-30
23-1 Camera interface signal description ............................................................................ 23-2
23-2 Video Timing Reference Codes of ITU-656 Format .................................................... 23-4
23-3 Sync signal timing requirement ...................................................................................23-4
25-1 CODEC clock (CODECLK = 256fs, 384fs, 512fs, 768fs) ............................................ 25-7
25-2 IIS Clock Mapping Table.............................................................................................. 25-7
25-3 Register Summary of IIS Interface .............................................................................. 25-15
26-1 CODEC clock (CODECLK = 256fs, 384fs, 512fs, 768fs) ............................................ 26-7
26-2 IIS Clock Mapping Table
..............................................................................................
26-7
27-1 Input Slot 1 Bit Definitions............................................................................................ 27-7