User's Manual

Table Of Contents
MOBILE DRAM CONTROLLER S3C2450X RISC MICROPROCESSOR
6-8
3.3 MOBILE DRAM CONFIGURATION REGISTER
Register Address R/W Description Reset Value
BANKCFG 0x48000000 R/W Mobile DRAM configuration register 0x0000_000C
BANKCFG Bit Description Initial State
Reserved [31:19] Reserved 0x0000
RASBW0 [18:17]
The bit width of RAS (row) address of bank 0
00 = 11-bit 01 = 12-bit
10 = 13-bit 11 = 14-bit
00b
Reserved [16] Reserved 0b
RASBW1 [15:14]
The bit width of RAS (row) address of bank 1
00 = 11-bit 01 = 12-bit
10 = 13-bit 11 = 14-bit
00b
Reserved [13] Reserved 0b
CASBW0 [12:11]
The bit width of CAS (column) address of bank 0
00 = 8-bit 01 = 9-bit
10 = 10-bit 11 = 11-bit
00b
Reserved [10] Reserved 0b
CASBW1 [9:8]
The bit width of CAS (column) address of bank 1
00 = 8-bit 01 = 9-bit
10 = 10-bit 11 = 11-bit
00b
ADDRCFG0 [7:6]
Memory address configuration of
00 = {BA, RAS, CAS}
01 = {RAS, BA, CAS}
0b
ADDRCFG1 [5:4]
Memory address configuration
00 = {BA, RAS, CAS}
01 = {RAS, BA, CAS}
0b
MEMCFG [3:1]
000 = SDR
001 = DDR2
010 = mSDR
110 = mDDR
011 = 100 = 101 = 111 = Reserved
110b
BW [0]
Determine external memory data bus width
0 = 32-bit
1 = 16-bit
0b