User's Manual

Table Of Contents
STATIC MEMORY CONTROLLER S3C2450X RISC MICROPROCESSOR
5-16
4.5 BANK WRITE ENABLE ASSERTION DELAY CONTROL REGISTERS 0-5
Register Address R/W Description Reset Value
SMBWSTWENR0 0x4F000010 R/W Bank0 write enable assertion delay control register 0x2
SMBWSTWENR1 0x4F000030 R/W Bank1 write enable assertion delay control register 0x2
SMBWSTWENR2 0x4F000050 R/W Bank2 write enable assertion delay control register 0x2
SMBWSTWENR3 0x4F000070 R/W Bank3 write enable assertion delay control register 0x2
SMBWSTWENR4 0x4F000090 R/W Bank4 write enable assertion delay control register 0x2
SMBWSTWENR5 0x4F0000B
0
R/W Bank5 write enable assertion delay control register 0x2
Bit Description Initial State
[31:4] Read undefined. Write as zero. 0x0
WSTWEN [3:0] Write enable assertion delay from chip select assertion. Default
to 0x2 at reset
0x2
NOTE: SMBWSTRDRx, SMBWSTWRRx, SMBWSTOENRx and SMBWSTWENRx registers are applied when nWAIT signal
is not used(WaitEn bit in SMBCRx is set to ‘0’) . Otherwise, DRnOWE and DRnCS bits in SMBCRx register are
applied when nWAIT signal is used(WaitEn bit in SMBCRx is set to ‘1’).