User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR BUS PRIORITIES
4-1
4 BUS PRIORITIES
1 OVERVIEW
The bus arbitration logic determines the priorities of bus masters. It supports a combination of rotation priority
mode and fixed priority mode.
1.1 BUS PRIORITY MAP
The S3C2450 holds 16 masters on the AHB_S(System Bus), 9 masters on the AHB_I(Image Bus) and 9masters
on the APB Bus. The following list shows the priorities among these bus masters after a reset.
Priority AHB_S BUS MASTERS Comment
0 CF
1 HS-MMC1
2 DMA0
3 DMA1
4 DMA2
5 DMA3
6 DMA4
7 DMA5
8 DMA6
9 DMA7
10 UHOST
11 UDEVICE20
12 HS-MMC0
13 ARM926EJ DBUS
14 ARM926EJ IBUS
15 Default
1. Fix Type: all priority can be changed according to register value
stored in The System Controller.
2 Rotation Type: all masters’ priority can be rotatable according to
register value stored in The System Controller.
(Except for Default Masters)