User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR SYSTEM CONTROLLER
2-13
6 POWER MANAGEMENT
The power management block controls the system clocks by software for the reduction of power consumption in
S3C2450. These schemes are related to PLL, clock control logic(ARMCLK, HCLK, PCLK) and wake-up signal.
S3C2450 has four power-down modes. The following section describes each power management mode.
Related registers are PWRMODE, PWRCFG and WKUPSTAT.
6.1 POWER MODE STATE DIAGRAM
Figure 2-1
0 shows that Power Saving mode state and Entering or Exiting condition. In general, the entering
conditions are set by the main CPU.
Normal
(General Clock
Gating Mode)
IDLE
SLEEP
STOP
or DEEP-STOP
STANDBYWFI CMD
CMD
One of
wakeup
source
Reset
or
restricted
wakeup
evants.
One of
wakeup
source
Figure 2-10. Power Mode State Diagram