Data Sheet
© Copyright 2013 WIZnet Co.,Ltd. All rights reserved. 
21
iEthernet 
W5200
PPPALGO(Authentication Algorithm in PPPoE mode)[R][0x001E][0x00] 
This register notifies authentication algorithm in PPPoE mode. For detailed information, 
please refer to PPPoE application note. 
VERSIONR (W5200 Chip Version Register)[R][0x001F][0x03] 
This register is the W5200 chip version register.   
PTIMER (PPP Link Control Protocol Request Timer Register) [R/W] [0x0028]   
This register indicates the duration for sending LCP Echo Request. Value 1 is about 25ms. 
Ex) in case that PTIMER is 200, 
      200 * 25(ms) = 5000(ms) = 5 seconds 
PMAGIC (PPP Link Control Protocol Magic number Register) [R/W] [0x0029][0x00] 
This register is used in Magic number option during LCP negotiation. Refer to the application 
note, “How to connect ADSL”. 
INTLEVEL (Interrupt Low Level Timer Register)[R/W][0x0030 – 0x0031][0x0000] 
It sets Interrupt Assert wait time (I
AWT
). It configures INTn Low Assert waiting time until 
the next interrupt. 
I
AWT
 = (INTLEVEL + 1) * PLL_CLK
1
  (when INTLEVEL > 0) 
Figure 5 INTLEVEL Timing 
a. At SOCKET 0, Receive Timeout Interrupt occurs (S0_IR(3) = ‘1’) and corresponding IR2 bit is 
set as ‘1’ (IR(S0_IR) = ‘1’). INTn signal is asserted low. 
b. At SOCKET 1, Connected Interrupt occurs (S1_IR(0) = ‘1’) and corresponding IR2 bit set as ‘1’ 
(IR2(S1_IR) = ‘1’). 
c.  The  Host  clears  S0_IR(S0_IR  =  0x00)  and  corresponding  IR2  bit  is  automatically  cleared 
1
  PLL_CLK is 125MHz 










