Data Sheet
Table Of Contents
- CYSBSYS-RP01, Rapid IoT Connect
- General Description
- Key Features
- Package
- Benefits
- Ordering Information
- Contents
- Overview
- Functional Block Diagram
- PSoC 6 MCU
- Dual-band 802.11ac-friendly Radio with BT 5.0
- Crystal and Oscillators
- Chip Antenna for Wi-Fi / BT and u.FL Connector
- CapSenseĀ® External Modulation and Integration Capacitors
- Mechanical Dimensions
- Castellated Pads Layout
- Recommended Host PCB Layout
- System Connections
- Castellated Pads Pin Description
- External Reset (XRES)
- Electrical Specifications
- Recommended Operating Conditions
- External ECO Specification
- Environmental Conditions
- ESD and EMI Protection
- Regulatory Information
- Packaging
- Ordering Information
- Part Numbering Convention
- Acronyms
- Document Conventions
- Sales, Solutions, and Legal Information
PRELIMINARY
CYSBSYS-RP01
Each port pin has multiple alternate functions. These are defined in the table below. The columns ACT #x and DS #y denote active (System LP/ULP) and deep sleep mode
signals respectively.
Port.Pin
Act #0
Act #1
Act #2
Act #3
DS #2
DS #3
Act #4
Act #5
Act #6
Act #7
Act #8
Act #9
Act #10
Act #12
Act #13
Act #14
Act #15
DS #5
DS #6
P0.4
tcpwm[0].lin
e[2]:0
tcpwm[1].lin
e[2]:0
csd.csd_tx:
4
csd.csd_tx_
n:4
scb[0].uart_
rts:0
scb[0].spi_c
lk:0
peri.tr_io_o
utput[0]:2
P0.5
tcpwm[0].lin
e_compl[2]:
0
tcpwm[1].lin
e_compl[2]:
0
csd.csd_tx:
5
csd.csd_tx_
n:5
srss.ext_clk:
1
scb[0].uart_
cts:0
scb[0].spi_s
elect0:0
peri.tr_io_o
utput[1]:2
P5.0
tcpwm[0].lin
e[4]:0
tcpwm[1].lin
e[4]:0
csd.csd_tx:
30
csd.csd_tx_
n:30
scb[5].uart_
rx:0
scb[5].i2c_s
cl:0
scb[5].spi_
mosi:0
audioss[0].c
lk_i2s_if:0
peri.tr_io_in
put[10]:0
P5.1
tcpwm[0].lin
e_compl[4]:
0
tcpwm[1].lin
e_compl[4]:
0
csd.csd_tx:
31
csd.csd_tx_
n:31
scb[5].uart_t
x:0
scb[5].i2c_s
da:0
scb[5].spi_
miso:0
audioss[0].t
x_sck:0
peri.tr_io_in
put[11]:0
P5.2
tcpwm[0].lin
e[5]:0
tcpwm[1].lin
e[5]:0
csd.csd_tx:
32
csd.csd_tx_
n:32
scb[5].uart_
rts:0
scb[5].spi_c
lk:0
audioss[0].t
x_ws:0
P5.3
tcpwm[0].lin
e_compl[5]:
0
tcpwm[1].lin
e_compl[5]:
0
csd.csd_tx:
33
csd.csd_tx_
n:33
scb[5].uart_
cts:0
scb[5].spi_s
elect0:0
audioss[0].t
x_sdo:0
P5.4
tcpwm[0].lin
e[6]:0
tcpwm[1].lin
e[6]:0
csd.csd_tx:
34
csd.csd_tx_
n:34
scb[10].uart
_rx:0
scb[10].i2c_
scl:0
scb[5].spi_s
elect1:0
audioss[0].r
x_sck:0
P5.5
tcpwm[0].lin
e_compl[6]:
0
tcpwm[1].lin
e_compl[6]:
0
csd.csd_tx:
35
csd.csd_tx_
n:35
scb[10].uart
_tx:0
scb[10].i2c_
sda:0
scb[5].spi_s
elect2:0
audioss[0].r
x_ws:0
P5.6
tcpwm[0].lin
e[7]:0
tcpwm[1].lin
e[7]:0
csd.csd_tx:
36
csd.csd_tx_
n:36
scb[10].uart
_rts:0
scb[5].spi_s
elect3:0
audioss[0].r
x_sdi:0
P5.7
tcpwm[0].lin
e_compl[7]:
0
tcpwm[1].lin
e_compl[7]:
0
csd.csd_tx:
37
csd.csd_tx_
n:37
scb[10].uart
_cts:0
scb[3].spi_s
elect3:0
P6.0
tcpwm[0].lin
e[0]:1
tcpwm[1].lin
e[8]:0
csd.csd_tx:
38
csd.csd_tx_
n:38
scb[8].i2c_s
cl:0
scb[3].uart_
rx:0
scb[3].i2c_s
cl:0
scb[3].spi_
mosi:0
cpuss.fault_
out[0]
scb[8].spi_
mosi:0
P6.1
tcpwm[0].lin
e_compl[0]:
1
tcpwm[1].lin
e_compl[8]:
0
csd.csd_tx:
39
csd.csd_tx_
n:39
scb[8].i2c_s
da:0
scb[3].uart_t
x:0
scb[3].i2c_s
da:0
scb[3].spi_
miso:0
cpuss.fault_
out[1]
scb[8].spi_
miso:0
P6.2
tcpwm[0].lin
e[1]:1
tcpwm[1].lin
e[9]:0
csd.csd_tx:
40
csd.csd_tx_
n:40
scb[3].uart_
rts:0
scb[3].spi_c
lk:0
scb[8].spi_cl
k:0
P6.3
tcpwm[0].lin
e_compl[1]:
1
tcpwm[1].lin
e_compl[9]:
0
csd.csd_tx:
41
csd.csd_tx_
n:41
scb[3].uart_
cts:0
scb[3].spi_s
elect0:0
scb[8].spi_s
elect0:0
P6.4
tcpwm[0].lin
e[2]:1
tcpwm[1].lin
e[10]:0
csd.csd_tx:
42
csd.csd_tx_
n:42
scb[8].i2c_s
cl:1
scb[6].uart_
rx:2
scb[6].i2c_s
cl:2
scb[6].spi_
mosi:2
peri.tr_io_in
put[12]:0
peri.tr_io_o
utput[0]:1
cpuss.swj_s
wo_tdo
scb[8].spi_
mosi:1
P6.5
tcpwm[0].lin
e_compl[2]:
1
tcpwm[1].lin
e_compl[10]
:0
csd.csd_tx:
43
csd.csd_tx_
n:43
scb[8].i2c_s
da:1
scb[6].uart_t
x:2
scb[6].i2c_s
da:2
scb[6].spi_
miso:2
peri.tr_io_in
put[13]:0
peri.tr_io_o
utput[1]:1
cpuss.swj_s
wdoe_tdi
scb[8].spi_
miso:1
P6.6
tcpwm[0].lin
e[3]:1
tcpwm[1].lin
e[11]:0
csd.csd_tx:
44
csd.csd_tx_
n:44
scb[6].uart_
rts:2
scb[6].spi_c
lk:2
cpuss.swj_s
wdio_tms
scb[8].spi_cl
k:1
P6.7
tcpwm[0].lin
e_compl[3]:
1
tcpwm[1].lin
e_compl[11]
:0
csd.csd_tx:
45
csd.csd_tx_
n:45
scb[6].uart_
cts:2
scb[6].spi_s
elect0:2
cpuss.swj_s
wclk_tclk
scb[8].spi_s
elect0:1
P7.0
tcpwm[0].lin
e[4]:1
tcpwm[1].lin
e[12]:0
csd.csd_tx:
46
csd.csd_tx_
n:46
scb[4].uart_
rx:1
scb[4].i2c_s
cl:1
scb[4].spi_
mosi:1
peri.tr_io_in
put[14]:0
cpuss.trace
_clock
P7.3
tcpwm[0].lin
e_compl[5]:
1
tcpwm[1].lin
e_compl[13]
:0
csd.csd_tx:
49
csd.csd_tx_
n:49
scb[4].uart_
cts:1
scb[4].spi_s
elect0:1
Document Number: 002-29368 Rev. *C
Page 10 of 22