Specifications

CY8C24123A
CY8C24223A
CY8C24423A
Document Number: 38-12028 Rev. *V Page 46 of 71
Table 38. 2.7-V AC Digital Block Specifications
Function Description Min Typ Max Units Notes
All
Functions
Block input clock frequency 12.7 MHz 2.4 V < V
DD
< 3.0 V
Timer Capture pulse width 100
[31]
ns
Input clock frequency, with or without capture 12.7 MHz
Counter Enable Input Pulse Width 100
[31]
ns
Input clock frequency, no enable input 12.7 MHz
Input clock frequency, enable input 12.7 MHz
Dead Band Kill pulse width:
Asynchronous restart mode 20 ns
Synchronous restart mode 100
[31]
ns
Disable mode
0
100
[31]
ns
Input clock frequency 12.7 MHz
CRCPRS
(PRS Mode)
Input clock frequency 12.7 MHz
CRCPRS
(CRC Mode)
Input clock frequency 12.7 MHz
SPIM Input clock frequency 6.35 MHz The SPI serial clock (SCLK)
frequency is equal to the input
clock frequency divided by 2.
SPIS Input clock frequency 4.23 MHz
Width of SS_ Negated between transmissions 100
[31]
ns
Transmitter Input clock frequency 12.7 MHz The baud rate is equal to the input
clock frequency divided by 8.
Receiver Input clock frequency 12.7 MHz The baud rate is equal to the input
clock frequency divided by 8.
Note
31. 50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period).