Datasheet

CY7C1525KV18
CY7C1512KV18
CY7C1514KV18
Document Number: 001-00436 Rev. *R Page 4 of 34
Contents
Pin Configurations ...........................................................5
Pin Definitions ..................................................................7
Functional Overview ........................................................8
Read Operations .........................................................8
Write Operations ......................................................... 9
Byte Write Operations ................................................. 9
Single Clock Mode ...................................................... 9
Concurrent Transactions .............................................9
Depth Expansion .........................................................9
Programmable Impedance .......................................... 9
Echo Clocks ................................................................9
PLL ..............................................................................9
Application Example ......................................................10
Truth Table ......................................................................11
Write Cycle Descriptions ...............................................11
Write Cycle Descriptions ...............................................12
Write Cycle Descriptions ...............................................12
IEEE 1149.1 Serial Boundary Scan (JTAG) .................. 13
Disabling the JTAG Feature ......................................13
Test Access Port .......................................................13
Performing a TAP Reset ...........................................13
TAP Registers ........................................................... 13
TAP Instruction Set ...................................................13
TAP Controller State Diagram .......................................15
TAP Controller Block Diagram ...................................... 16
TAP Electrical Characteristics ......................................16
TAP AC Switching Characteristics ............................... 17
TAP Timing and Test Conditions ..................................18
Identification Register Definitions ................................19
Scan Register Sizes .......................................................19
Instruction Codes ........................................................... 19
Boundary Scan Order .................................................... 20
Power Up Sequence in QDR II SRAM ........................... 21
Power Up Sequence ................................................. 21
PLL Constraints ......................................................... 21
Maximum Ratings ........................................................... 22
Operating Range ............................................................. 22
Neutron Soft Error Immunity ......................................... 22
Electrical Characteristics ............................................... 22
DC Electrical Characteristics ..................................... 22
AC Electrical Characteristics ..................................... 24
Capacitance .................................................................... 24
Thermal Resistance ........................................................ 24
AC Test Loads and Waveforms ..................................... 24
Switching Characteristics .............................................. 25
Switching Waveforms .................................................... 27
Read/Write/Deselect Sequence ................................ 27
Ordering Information ...................................................... 28
Ordering Code Definitions ......................................... 29
Package Diagram ............................................................ 30
Acronyms ........................................................................ 31
Document Conventions ................................................. 31
Units of Measure ....................................................... 31
Document History Page ................................................. 32
Sales, Solutions, and Legal Information ...................... 34
Worldwide Sales and Design Support ....................... 34
Products .................................................................... 34
PSoCĀ® Solutions ...................................................... 34
Cypress Developer Community ................................. 34
Technical Support ..................................................... 34