Specifications

Table Of Contents
ARM Debugger 4
©1989-2014 Lauterbach GmbH
SYStem.Option MMUSPACES Enable multiple address spaces support 103
SYStem.Option MonitorHoldoffTime Delay between monitor accesses 103
SYStem.Option MPU Debugger ignores MPU access permission settings 103
SYStem.Option MultiplesFIX No multiple loads/stores 104
SYStem.Option NODATA No data connected to the trace 104
SYStem.Option NOIRCHECK No JTAG instruction register check 105
SYStem.Option NoPRCRReset Do not cause reset by PRCR 105
SYStem.Option NoRunCheck No check of the running state 105
SYStem.Option NoSecureFix Do not switch to secure mode 106
SYStem.Option OVERLAY Enable overlay support 106
SYStem.Option PALLADIUM Extend debugger timeout 106
SYStem.Option PC Define address for dummy fetches 107
SYStem.Option PROTECTION Sends an unsecure sequence to the core 107
SYStem.Option PWRCHECK Check power and clock 107
SYStem.Option PWRCHECKFIX Check power and clock 108
SYStem.Option PWRDWN Allow power-down mode 108
SYStem.Option PWRDWNRecover Mode to handle special power recovery 108
SYStem.Option PWRDWNRecoverTimeOut Timeout for power recovery 109
SYStem.Option PWROVR Specifies power override bit 109
SYStem.Option ResBreak Halt the core after reset 109
SYStem.Option ResetDetection Choose method to detect a target reset 110
SYStem.Option RESTARTFIX Wait after core restart 111
SYStem.Option RisingTDO Target outputs TDO on rising edge 111
SYStem.Option ShowError Show data abort errors 111
SYStem.Option SOFTLONG Use 32-bit access to set breakpoint 112
SYStem.Option SOFTQUAD Use 64-bit access to set breakpoint 112
SYStem.Option SOFTWORD Use 16-bit access to set breakpoint 112
SYStem.Option SPLIT Access memory depending on CPSR 112
SYStem.Option StandByTraceDelaytime Delay for activating trace after reset 113
SYStem.Option STEPSOFT Use software breakpoints for ASM stepping 113
SYStem.Option SYSPWRUPREQ Force system power 113
SYStem.Option TIDBGEN Activate initialization for TI derivatives 113
SYStem.Option TIETMFIX Bug fix for customer specific ASIC 114
SYStem.Option TIDEMUXFIX Bug fix for customer specific ASIC 114
SYStem.Option TraceStrobe Obsolete command 115
SYStem.Option TRST Allow debugger to drive TRST 115
SYStem.Option TURBO Speed up memory access 115
SYStem.Option WaitReset Wait with JTAG activities after deasserting reset 116
SYStem.Option ZoneSPACES Enable symbol management for ARM zones 117
SYStem.RESetOut Assert nRESET/nSRST on JTAG connector 122
SYStem.view Display SYStem window 122
ARM Specific Benchmarking Commands ....................................................................... 123
BMC.EXPORT Export benchmarking events from event bus 123