Specifications

Table Of Contents
ARM Debugger 3 3 A R M S p e c i f i c I m p l e m e n t a t i o n s
©1989-2014 Lauterbach GmbH
Access Classes
The following ARM specific access classes are available.
Memory Class Description
PProgram Memory
D Data Memory
S Supervisor Memory (privileged access)
U User Memory (non-privileged access)
not yet implemented; privileged access will be performed
R ARM Code (32-bit)
T Thumb Code (16-bit)
J Java Code (8-bit)
Z Secure Mode (TrustZone devices)
N Non-Secure Mode (TrustZone devices)
H Hypervisor Mode (devices having Virtualization Extension)
A Absolute addressing (physical address)
I Intermediate absolute/physical addressing
(devices having Virtualization Extension)
ICE ICE Breaker Register (debug register; ARM7, ARM9)
C14 Coprocessor 14 Register (debug register; ARM10, ARM11)
C15 Coprocessor 15 Register (if implemented)
ETM Embedded Trace Macrocell Registers (if implemented)