Specifications
Table Of Contents
- ARM Debugger
- Brief Overview of Documents for New Users
- Warning
- Quick Start of the JTAG Debugger
- Troubleshooting
- FAQ
- Trace Extensions
- Symmetric Multiprocessing
- ARM Specific Implementations
- ARM specific SYStem Commands
- SYStem.BdmClock Define JTAG frequency
- SYStem.CLOCK Inform debugger about core clock
- SYStem.CONFIG Configure debugger according to target topology
- SYStem.CPU Select the used CPU
- SYStem.CpuAccess Run-time memory access (intrusive)
- SYStem.JtagClock Define JTAG frequency
- SYStem.LOCK Tristate the JTAG port
- SYStem.MemAccess Run-time memory access
- SYStem.Mode Establish the communication with the target
- SYStem.Option ABORTFIX Do not access 0x0-0x1f
- SYStem.Option AHBHPROT Select AHB-AP HPROT bits
- SYStem.Option AMBA Select AMBA bus mode
- SYStem.Option ASYNCBREAKFIX Asynchronous break bugfix
- SYStem.Option AXIACEEnable ACE enable flag of the AXI-AP
- SYStem.Option AXICACHEFLAGS Select AXI-AP CACHE bits
- SYStem.Option AXIHPROT Select AXI-AP HPROT bits
- SYStem.Option BUGFIX Breakpoint bug fix
- SYStem.Option BUGFIXV4 Asynch. break bug fix for ARM7TDMI-S REV4
- SYStem.Option BigEndian Define byte order (endianess)
- SYStem.Option BOOTMODE Define boot mode
- SYStem.Option CINV Invalidate the cache after memory modification
- SYStem.Option CFLUSH FLUSH the cache before step/go
- SYStem.Option CacheParam Define external cache
- SYStem.Option DACR Debugger ignores DACR access permission settings
- SYStem.Option DAPNOIRCHECK No DAP instruction register check
- SYStem.Option DAPREMAP Rearrange DAP memory map
- SYStem.Option DBGACK DBGACK active on debugger memory accesses
- SYStem.Option DBGNOPWRDWN DSCR bit 9 will be set when in debug mode
- SYStem.Option DBGUNLOCK Unlock debug register via OSLAR
- SYStem.Option DCDIRTY Bugfix for erroneously cleared dirty bits
- SYStem.Option DCFREEZE Disable data cache linefill in debug mode
- SYStem.Option DIAG Activate more data.log messages
- SYStem.Option DisMode Define disassembler mode
- SYStem.Option DynVector Dynamic trap vector interpretation
- SYStem.Option EnReset Allow the debugger to drive nRESET/nSRST
- SYStem.Option ETBFIXMarvell Read out on-chip trace data
- SYStem.Option ETMFIX Shift data of ETM scan chain by one
- SYStem.Option ETMFIXWO Bugfix for write-only ETM register
- SYStem.Option ETMFIX4 Use only every fourth ETM data package
- SYStem.Option EXEC EXEC signal can be used by bustrace
- SYStem.Option EXTBYPASS Switch off the fake TAP mechanism
- SYStem.Option FASTBREAKDETECTION Faster detection if core has halted
- SYStem.Option ICEBreakerETMFIXMarvell Lock on-chip breakpoints
- SYStem.Option ICEPICKONLY Only ICEPick registers accessible
- SYStem.Option IMASKASM Disable interrupts while single stepping
- SYStem.Option IMASKHLL Disable interrupts while HLL single stepping
- SYStem.Option INTDIS Disable all interrupts
- SYStem.Option IRQBREAKFIX Break bugfix by using IRQ
- SYStem.Option IntelSOC Debugging of an Intel SOC
- SYStem.Option KEYCODE Define key code to unsecure processor
- SYStem.Option L2Cache L2 cache used
- SYStem.Option L2CacheBase Define base address of L2 cache register
- SYStem.Option LOCKRES Go to "Test-Logic Reset" when locked
- SYStem.Option MEMORYHPROT Select memory-AP HPROT bits
- SYStem.Option MMUSPACES Enable multiple address spaces support
- SYStem.Option MonitorHoldoffTime Delay between monitor accesses
- SYStem.Option MPU Debugger ignores MPU access permission settings
- SYStem.Option MultiplesFIX No multiple loads/stores
- SYStem.Option NODATA No data connected to the trace
- SYStem.Option NOIRCHECK No JTAG instruction register check
- SYStem.Option NoPRCRReset Do not cause reset by PRCR
- SYStem.Option NoRunCheck No check of the running state
- SYStem.Option NoSecureFix Do not switch to secure mode
- SYStem.Option OVERLAY Enable overlay support
- SYStem.Option PALLADIUM Extend debugger timeout
- SYStem.Option PC Define address for dummy fetches
- SYStem.Option PROTECTION Sends an unsecure sequence to the core
- SYStem.Option PWRCHECK Check power and clock
- SYStem.Option PWRCHECKFIX Check power and clock
- SYStem.Option PWRDWN Allow power-down mode
- SYStem.Option PWRDWNRecover Mode to handle special power recovery
- SYStem.Option PWRDWNRecoverTimeOut Timeout for power recovery
- SYStem.Option PWROVR Specifies power override bit
- SYStem.Option ResBreak Halt the core after reset
- SYStem.Option ResetDetection Choose method to detect a target reset
- SYStem.Option RESTARTFIX Wait after core restart
- SYStem.Option RisingTDO Target outputs TDO on rising edge
- SYStem.Option ShowError Show data abort errors
- SYStem.Option SOFTLONG Use 32-bit access to set breakpoint
- SYStem.Option SOFTQUAD Use 64-bit access to set breakpoint
- SYStem.Option SOFTWORD Use 16-bit access to set breakpoint
- SYStem.Option SPLIT Access memory depending on CPSR
- SYStem.Option StandByTraceDelaytime Delay for activating trace after reset
- SYStem.Option STEPSOFT Use software breakpoints for ASM stepping
- SYStem.Option SYSPWRUPREQ Force system power
- SYStem.Option TIDBGEN Activate initialization for TI derivatives
- SYStem.Option TIETMFIX Bug fix for customer specific ASIC
- SYStem.Option TIDEMUXFIX Bug fix for customer specific ASIC
- SYStem.Option TraceStrobe Obsolete command
- SYStem.Option TRST Allow debugger to drive TRST
- SYStem.Option TURBO Speed up memory access
- SYStem.Option WaitReset Wait with JTAG activities after deasserting reset
- SYStem.Option ZoneSPACES Enable symbol management for ARM zones
- SYStem.RESetOut Assert nRESET/nSRST on JTAG connector
- SYStem.view Display SYStem window
- ARM Specific Benchmarking Commands
- ARM Specific TrOnchip Commands
- TrOnchip.A Programming the ICE breaker module
- TrOnchip.A.Value Define data selector
- TrOnchip.A.Size Define access size for data selector
- TrOnchip.A.CYcle Define access type
- TrOnchip.A.Address Define address selector
- TrOnchip.A.Trans Define access mode
- TrOnchip.A.Extern Define the use of EXTERN lines
- TrOnchip.AddressMask Define an address mask
- TrOnchip.ContextID Enable context ID comparison
- TrOnchip.CONVert Extend the breakpoint range
- TrOnchip.Mode Configure unit A and B
- TrOnchip.RESet Reset on-chip trigger settings
- TrOnchip.Set Set bits in the vector catch register
- TrOnchip.TEnable Define address selector for bus trace
- TrOnchip.TCYcle Define cycle type for bus trace
- TtrOnchip.VarCONVert Convert variable breakpoints
- TrOnchip.view Display on-chip trigger window
- CPU specific MMU Commands
- Target Adaption
- Support
- Products

ARM Debugger 187 Products
©1989-2014 Lauterbach GmbH
Order Information
ARM7
Order No. Code Text
LA-7746 JTAG-ARM7-20 JTAG Debugger for ARM7 20 Pin Connector (ICD)
LA-7746A JTAG-ARM7-A JTAG Debugger License for ARM7 Add.
LA-7746X JTAG-ARM7-X JTAG Debugger Extension for ARM7
LA-7748 JTAG-ARM-CON-20-TI14 Converter ARM-20 to TI-14
LA-3780 JTAG-ARM-CON-20-TI20 Converter ARM-20 to TI-14 or TI-20-Compact
LA-3770 CONV-ARM20/MIPI34 ARM Converter ARM-20 to MIPI-10/20/34
LA-7747 JTAG-ARM-CON-14-20 ARM Converter ARM-20 to/from ARM-14
LA-3726 JTAG-ARM-CON-20-20 ARM Converter 2x ARM-20 to ARM-20
LA-3717 MES-AD-JTAG20 Measuring Adapter JTAG 20
LA-3862 CON-ARM/MIPI34-MIC ARM Conv. ARM-20, MIPI-34 to Mictor-38
Additional Options
LA-2101 AD-HS-20 Adapter Half-Size 20 pin
LA-3722 CON-JTAG20-MICTOR ARM Converter ARM-20 to Mictor-38
LA-3788 DAISY-CHAINER-JTAG20 Daisy Chainer 4 JTAG 20
LA-7760A EJTAG-MIPS32-A EJTAG Debugger License for MIPS32 Add.
LA-3756A JTAG-ANDES-A JTAG Debugger License for AndeStar Add.
LA-3778A JTAG-APS-A JTAG Debugger License for APS Add.
LA-3750A JTAG-ARC-A JTAG Debugger License for ARC Add.
LA-7744X JTAG-ARM10-X JTAG Debugger Extension for ARM10
LA-7765X JTAG-ARM11-X JTAG Debugger Extension for ARM11
LA-7742X JTAG-ARM9-X JTAG Debugger Extension for ARM9
LA-3743X JTAG-ARMV8-A-X JTAG Debugger Extension for Cortex-A5x
LA-7831A JTAG-C54X-A JTAG Debugger License for TMS320C54X Add.
LA-7830A JTAG-C55X-A JTAG Debugger License for TMS320C55x Add.
LA-7838A JTAG-C6XXX-A JTAG Debugger License for TMS320C6xxx Add.
LA-3711A JTAG-CEVAX-A JTAG Debugger License for CEVA-X Additional
LA-7843X JTAG-CORTEX-A/R-X JTAG Debugger Extension for Cortex-A/-R
LA-7844X JTAG-CORTEX_M-X JTAG Debugger Extension for Cortex-M
LA-7836A JTAG-MMDSP-A JTAG Debugger License for MMDSP
LA-7789A JTAG-OAK-SEIB-A JTAG Debugger for TeakLite/OAK SEIB (ICD)
LA-7817A JTAG-SH4-A-20 JTAG Debugger License for SH2/SH3/SH4 Add.
LA-7845A JTAG-STARCORE-20-A JTAG Debugger License for StarCore 20 Pin Add
LA-7774A JTAG-TEAK-JAM-20-A JTAG Debug. for Teak/TeakLite JAM 20 Add.
LA-3844A JTAG-TEAKLITE-4-A JTAG Debugger for TeakLite-4 Add. (ICD)
LA-3774A JTAG-TEAKLITE-III-A JTAG Debugger for TeakLite III Add. (ICD)
LA-7847A JTAG-TMS320C28X-A JTAG Debugger License for TMS320C28X Add.