Specifications

A–24 System Address Space
9 March 1999 – Subject To Change
PCI Sparse I/O Space
Table A–8 contains the PCI sparse I/O space read/write encodings.
Table A–8 PCI Sparse I/O Space Read/Write Encodings
Size Byte Offset
addr_h
<6:5>
21164
Instruction
Allowed ad<2:0>
PCI Byte
Enable
1
1
Byte enable set to 0 indicates that byte lane carries meaningful data.
Data-In Register
Byte Lanes
63.....32 31.......0addr_h<4:3>
00 A<7>
2
,00
2
A<7> = addr_h<7>.
1110 OOOX
01 A<7>,00 1101 OOXO
Byte 00 10 LDL,STL A<7>,00 1011 OXOO
11 A<7>,00 0111 XOOO
00 A<7>,00 1100 OOXX
Word
3
3
Missing entries (for example, word size with 21164 address = 11) enjoy UNPREDICTABLE results.
01 01 LDL,STL A<7>,00 1001 OXXO
10 A<7>,00 0011 XXOO
00 A<7>,00 1000 OXXX
Tribyte 10 01 LDL,STL A<7>,00 0001 XXXO
Longword 11 00 LDL,STL A<7>,00 0000 XXXX
Quadword 11 11 LDQ,STQ 000 0000 XXXX XXXX