Owner's manual

Table Of Contents
9-80 DS785UM1
Copyright 2007 Cirrus Logic
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9
9
9
Bit Descriptions:
TDBA: Transmit Descriptor Base Address.
TXDQBLen
Address:
0x8001_00B4 - Read/Write
Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Transmit Descriptor Queue Base Length register. The Transmit Descriptor
Queue Base Length defines the actual number of bytes in the transmit
descriptor queue, which thereby sets the maximum number of transmit
descriptors that can be supplied to the MAC at any one time. The length
should be set at initialization time and must define an integral number of
transmit descriptors.
Bit Descriptions:
RSVD: Reserved. Unknown During Read.
TDBL: Transmit Descriptor Base Length.
TXDQCurLen
Address:
0x8001_00B6 - Read/Write. Note half word alignment.
Chip Reset:
0x0000_0000
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RSVD
1514131211109876543210
TDBL
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RSVD
1514131211109876543210
TDCL