Owner's manual

Table Of Contents
7-44 DS785UM1
Copyright 2007 Cirrus Logic
Raster Engine With Analog/LCD Integrated Timing and Interface
EP93xx User’s Guide
7
7
7
STRT: Start - Read/Write
The STRT value is the value of the Horizontal down
counter at which the HACTIVE signal becomes active
(starts). This indicates the start of the active video portion
for the Horizontal line. Please refer to video signalling
timing diagrams in Figure 7-9 and Figure 7-10. HACTIVE
is an internal block signal. The active video interval is
controlled by the logical OR of VACTIVE and HACTIVE.
HBlankStrtStop
Address: 0x8003_022C
Default: 0x0000_0000
Definition: Horizontal Blank signal Start/Stop register
Bit Descriptions:
RSVD: Reserved - Unknown during read
STOP: Stop - Read/Write
The STOP value is the value of the Horizontal down
counter at which the HBLANK signal becomes inactive
(stops). This is used to generate the BLANKn signal that is
used by external devices to indicate the end of the active
video portion for the Horizontal line. Please refer to video
signalling timing diagrams in Figure 7-9 and Figure 7-10.
HBLANK is an internal clock signal. The BLANKn output is
a logical AND of VBLANK and HBLANK.
STRT:Start - Read/Write
The STRT value is the value of the Horizontal down
counter at which the HBLANK signal becomes active
(starts). This is used to generate the BLANKn signal that is
used by external devices to indicate the start of the active
video portion for the Horizontal line. Please refer to video
signalling timing diagrams in Figure 7-9 and Figure 7-10.
HBLANK is an internal clock signal. The BLANK output is
a logical AND of VBLANK and HBLANK
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RSVD STOP
1514131211109876543210
RSVD STRT