Owner's manual

Table Of Contents
6-12 DS785UM1
Copyright 2007 Cirrus Logic
Vectored Interrupt Controller
EP93xx User’s Guide
6
6
6
Definition:
Interrupt Enable Register. The VICxIntEnable register enables the interrupt
requests by unmasking the interrupt sources. On reset, all interrupts are
disabled (masked).
Bit Descriptions:
IntEnable: Enables the interrupt request lines:
1 - Interrupt enabled. Allows interrupt request to ARM
Core.
0 - Interrupt disabled.
VICxIntEnClear
Address:
VIC1IntEnClear: 0x800B_0014 - Write Only
VIC2IntEnClear: 0x800C_0014 - Write Only
Default: Don’t Care
Definition:
Interrupt Enable Clear Register. The VICxIntEnClear register clears bits in the
VICxIntEnable register.
Bit Descriptions:
IntEnable Clear: Clears bits in the VICxIntEnable register. Writing a bit to
“1” clears the corresponding bit in the VICxIntEnable
register. Any bits written to “0” have no effect.
VICxSoftInt
Address:
VIC1SoftInt: 0x800B_0018 - Read/Write
VIC2SoftInt: 0x800C_0018 - Read/Write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
IntEnable Clear
1514131211109876543210
IntEnable Clear
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
SoftInt
1514131211109876543210
SoftInt