Owner's manual
DS692F2 55
CS8422
SIFSEL[2:0] - Serial audio input data format
000 - Left-Justified, up to 24-bit data
001 - I²S, up to 24-bit data
010 - Right-Justified, 24-bit data
011 - Right-Justified, 20-bit data
100 - Right-Justified, 18-bit data
101 - Right-Justified, 16-bit data
110, 111 - Reserved
11.12 Serial Audio Output Data Format - SDOUT1 (0Ch)
SOMS1 - Master/Slave Mode Selector
0 - Serial audio output port is in slave mode. OSCLK and OLRCK are inputs.
1 - Serial audio output port is in master mode. OSCLK and OLRCK are outputs.
SOSF1 - OSCLK1 Frequency. Valid only in master mode (SOMS1 = 1). If the SRC is selected as the source
for SDOUT1 (SDOUT1[1:0] = 00 in register 0Ah), then the master clock (MCLK) is the SAO MCLK (as se-
lected by the SAO_MCLK bit in register 08h). If the AES3 receiver is selected as the source for SDOUT1
(SDOUT1[1:0] = 01 in register 0Ah), then the MCLK is RMCK. Should be changed when PDN = 1. See
Table 9 for details. Note: If serial output 1 is in master mode and sourced directly by the serial input port,
SAI_CLK[3:0] determines the MCLK/OLRCK1 ratio.
0000 64 64 INVALID
0001 96 48 96
0010 128 64 128
0011 192 48 96
0100 256 64 128
0101 384 48 96
0110 512 64 128
0111 768 48 96
1000 1024 64 128
76543210
SOMS1 SOSF1 SORES1_1 SORES1_0 SOFSEL1_1 SOFSEL1_0 TDM1 TDM0
00000000
SAO_CLK[3:0],
SAI_CLK[3:0], or
RMCK[3:0]
MCLK/OLRCK1 Ratio
OSCLK1/OLRCK1 Ratio
SOSF1 = 0 SOSF1 = 1
0000 64 64 INVALID
0001 96 48 96
0010 128 64 128
0011 192 48 96
Table 9. OSCLK1/OLRCK1 Ratios and SOSF1 Settings
Table 8. ISCLK/ILRCK Ratios and SISF Settings