Manual
Table Of Contents
- 1 Documentation Strategy
- 2 Overview
- 3 Code Overlays
- 4 Hardware Functional Description
- 5 Characteristics and Specifications
- 5.1 Absolute Maximum Ratings
- 5.2 Recommended Operations Conditions
- 5.3 Digital DC Characteristics
- 5.4 Power Supply Characteristics
- 5.5 Thermal Data (48-pin LQFP)
- 5.6 Switching Characteristics-RESET
- 5.7 Switching Characteristics-XTI
- 5.8 Switching Characteristics-Internal Clock
- 5.9 Switching Characteristics-Serial Control Port-SPI Slave Mode
- 5.10 Switching Characteristics-Serial Control Port-SPI Master Mode
- 5.11 Switching Characteristics-Serial Control Port-I2C Slave Mode
- 5.12 Switching Characteristics-Serial Control Port-I2C Master Mode
- 5.13 Switching Characteristics-Digital Audio Slave Input Port
- 5.14 Switching Characteristics-DSD Slave Input Port
- 5.15 Switching Characteristics-Digital Audio Output (DAO) Port
- 6 Ordering Information
- 7 Environmental, Manufacturing, and Handling Information
- 8 Device Pinout Diagrams
- 9 Package Mechanical Drawings
- 10 Revision History

16 DS734F5
5.15 Switching Characteristics—Digital Audio Output (DAO) Port
5.15 Switching Characteristics—Digital Audio Output (DAO) Port
Figure 5-9. Digital Audio Output Port Timing, Master Mode
Parameter Symbol Min Max Unit
DAO_MCLK period T
daomclk
40 — ns
DAO_MCLK duty cycle — 45 55 %
DAO_SCLK period for Master or Slave mode
1
1.Master mode timing specifications are characterized, not production tested.
T
daosclk
40 — ns
DAO_SCLK duty cycle for Master or Slave mode
1
—4060%
Table 5-1. Master Mode (Output A1 Mode)
1
,
2
1.Master mode timing specifications are characterized, not production tested.
2.Master mode is defined as the CS48xx driving both DAO_SCLK, DAO_LRCLK. When MCLK is an input, it is divided to produce DAO_SCLK, DAO_
LRCLK.
Parameter Symbol Min Max Unit
DAO_SCLK delay from DAO_MCLK rising edge, DAO_MCLK as an input t
daomsck
—19ns
DAO_LRCLK delay from DAO_SCLK transition, respectively
3
3.This timing parameter is defined from the non-active edge of DAO_SCLK. The active edge of DAO_SCLK is the point at which the data is valid.
t
daomstlr
—8ns
DAO_SCLK delay from DAO_LRCLK transition, respectively
3
t
daomlrts
—8ns
DAO1_DATA[3:0], DAO2_DATA[1:0] delay from DAO_SCLK transition
3
t
daomdv
—10ns
DAO_MCLK
DAO_SCLK
DAO_LRCLK
DAOn_DATAn
t
daomclk
t
daomsck
t
daomstlr
Note: In these diagrams, Falling edge is the inactive edge of DAO_SCLK.