Manual

48 DS603F2
CS42418
6.7 Clock Control (address 06h)
6.7.1 RMCK DIVIDE (RMCK_DIVX)
Default = 00
Function:
Divides/multiplies the internal MCLK, either from the PLL or OMCK, by the selected factor.
6.7.2 OMCK FREQUENCY (OMCK FREQX)
Default = 00
Function:
Sets the appropriate frequency for the supplied OMCK.
6.7.3 PLL LOCK TO LRCK (PLL_LRCK)
Default = 0
0 - Disabled
1 - Enabled
Function:
When enabled, the internal PLL of the CS42418 will lock to the ADC_LRCK of the ADC serial port (AD-
C_LRCK) while the ADC_SP is in Slave Mode.
76543210
RMCK_DIV1 RMCK_DIV0 OMCK Freq1 OMCK Freq0 PLL_LRCK SW_CTRL1 SW_CTRL0 FRC_PLL_LK
RMCK_DIV1 RMCK_DIV0 Description
00
Divide by 1
01
Divide by 2
10
Divide by 4
11
Multiply by 2
Table 9. RMCK Divider Settings
OMCK Freq1 OMCK Freq0 Description
0 0 11.2896 MHz or 12.2880 MHz
0 1 16.9344 MHz or 18.4320 MHz
1 0 22.5792 MHz or 24.5760 MHz
11Reserved
Table 10. OMCK Frequency Settings