Product data
LPC3130_3131 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 2 — 29 May 2012 25 of 67
NXP Semiconductors
LPC3130/3131
Low-cost, low-power ARM926EJ-S microcontrollers
• Based on the input of the Watchdog timer (see also Section 6.16), the CGU can
generate a system-wide reset in the case of a system stall.
6.16 Watchdog Timer (WDT)
The watchdog timer can be used to generate a system reset if there is a CPU/software
crash. In addition, the watchdog timer can be used as an ordinary timer. Figure 7
shows
how the watchdog timer module is connected in the system.
This module has the following features:
• In the event of a software or hardware failure, generates a chip-wide reset request
when its programmed time-out period has expired (output m1).
• Watchdog counter can be reset by a periodical software trigger.
• After a reset, a register will indicate whether a reset has occurred because of a
watchdog generated reset.
• Watchdog timer can also be used as a normal timer (output m0).
The LPC3130/3131 has 11 clock domains (n = 11). The number of fractional dividers m depends on the clock domain.
Fig 6. CGU block diagram
OSCILLATOR
I2SRX_BCK0
I2SRX_WS0
I2SRX_BCK1
I2SRX_WS1
BASE
I
2
S/AUDIO
PLL
EXTERNAL
CRYSTAL
SYSTEM
PLL
002aae085
CLOCK DOMAIN 0
CLOCK DOMAIN n
FRACTIONAL
DIVIDER 0
FRACTIONAL
DIVIDER m
clock resources clock outputs
SWITCHBOX
subdomain clocks
to modules