Datasheet

Table Of Contents
Confidential for truly Only
11.03.2009 PRELIMINARY SPECIFICATION proprietary to OmniVision Technologies
7-23
table 7-13 MIPI top registers (sheet 1 of 11)
address
register name
default
value
R/W
description
0x4800 MIPI CTRL 00 0x04 RW
MIPI Control 00
Bit[7]: mipi_hs_only
0: MIPI can support CD and
ESCAPE mode
1: MIPI always in high speed mode
Bit[6]: ck_mark1_en
0: Not used
1: Enable clock lane mark1 when
resume
Bit[5]: Clock lane gate enable
0: Clock lane is free running
1: Gate clock lane when no packet
to transmit
Bit[4]: Line sync enable
0: Do not send line short packet for
each line
1: Send line short packet for each
line
Bit[3]: Lane select
0: Use lane1 as default data lane
1: Use lane2 as default data lane
Bit[2]: Idle status
0: MIPI bus will be LP00 when no
packet to transmit
1: MIPI bus will be LP11 when no
packet to transmit
Bit[1]: Clock lane first bits
0: Output 0x55
1: Output 0xAA
Bit[0]: Clock lane disable
0: Not used
1: Manually set clock lane to low
power mode