Datasheet
Table Of Contents
- applications
- features
- key specifications
- table of contents
- list of figures
- list of tables
- 1 signal descriptions
- 2 system level description
- 3 block level description
- 4 image sensor core digital functions
- 4.1 mirror and flip
- 4.2 image windowing
- 4.3 test pattern
- 4.4 50/60Hz detection
- 4.5 AEC and AGC algorithms
- 4.6 AEC/AGC steps
- 4.7 black level calibration (BLC)
- 4.8 strobe flash and frame exposure
- 4.9 xenon flash control
- 4.10 frame exposure (FREX) mode
- 4.11 FREX strobe flash control
- 4.12 one-time programmable (OTP) memory
- 5 image sensor processor digital functions
- 6 image sensor output interface digital functions
- 7 register tables
- table 7-1 system control registers (sheet 1 of 5)
- table 7-2 SCCB registers (sheet 1 of 2)
- table 7-3 group hold control registers
- table 7-4 AEC/AGC 1 registers
- table 7-5 system timing registers (sheet 1 of 3)
- table 7-6 AEC/AGC 2 registers (sheet 1 of 3)
- table 7-7 STROBE/frame exposure control registers (sheet 1 of 2)
- table 7-8 50/60 HZ DETECTION registers
- table 7-9 OTP control registers (sheet 1 of 2)
- table 7-10 BLC registers (sheet 1 of 3)
- table 7-11 frame control registers
- table 7-12 DVP registers (sheet 1 of 2)
- table 7-13 MIPI top registers (sheet 1 of 11)
- table 7-14 ISPFC registers
- table 7-15 ISP TOP control registers (sheet 1 of 6)
- table 7-16 AWB registers (sheet 1 of 3)
- table 7-17 average registers (sheet 1 of 2)
- table 7-18 DPC registers
- table 7-19 LENC registers (sheet 1 of 4)
- table 7-20 cluster DPC registers (sheet 1 of 2)
- table 7-21 windows registers
- table 7-22 AEC/AGC 3 registers
- 8 operating specifications
- 9 mechanical specifications
- 10 optical specifications
- revision history
Confidential for truly Only
color CMOS QSXGA (5 megapixel) image sensor with OmniBSI™ technology
OV5647
proprietary to OmniVision Technologies PRELIMINARY SPECIFICATION version 1.0
0x402E BLACK_LEVEL01 – R Bit[7:0]: blacklevel01[15:8]
0x402F BLACK_LEVEL01 – R Bit[7:0]: blacklevel01[7:0]
0x4030 BLACK_LEVEL10 – R Bit[7:0]: blacklevel10[15:8]
0x4031 BLACK_LEVEL10 – R Bit[7:0]: blacklevel10[7:0]
0x4032 BLACK_LEVEL11 – R Bit[7:0]: blacklevel11[15:8]
0x4033 BLACK_LEVEL11 – R Bit[7:0]: blacklevel11[7:0]
0x4050 BLC MAX 0xFF RW Bit[7:0]: blc max black level
0x4051 STABLE RANGE 0x7F RW Bit[7:0]: BLC stable range
0x4052 ONE CHANNEL 0x00 RW Bit[7:0]: blc_one_channel
0x4060 BLC BR THRE0 0x00 RW Bit[7:0]: blc_br_thr_0
0x4061 BLC BR THRE1 0x00 RW Bit[7:0]: blc_br_thr_1
0x4062 BLC BR THRE2 0x00 RW Bit[7:0]: blc_br_thr_2
0x4063 BLC BR THRE3 0x00 RW Bit[7:0]: blc_br_thr_3
0x4064 BLC BR THRE4 0x00 RW Bit[7:0]: blc_br_thr_4
0x4065 BLC BR THRE5 0x00 RW Bit[7:0]: blc_br_thr_5
0x4066 BLC G THRE0 0x00 RW Bit[7:0]: blc_g_thr_0
0x4067 BLC G THRE1 0x00 RW Bit[7:0]: blc_g_thr_1
0x4068 BLC G THRE2 0x00 RW Bit[7:0]: blc_g_thr_2
0x4069 BLC G THRE3 0x00 RW Bit[7:0]: blc_g_thr_3
0x406A BLC G THRE4 0x00 RW Bit[7:0]: blc_g_thr_4
0x406B BLC G THRE5 0x00 RW Bit[7:0]: blc_g_thr_5
0x406C BLC BRG COMP EN 0x00 RW Bit[7:0]: blc_brg_comp_en
table 7-10 BLC registers (sheet 3 of 3)
address
register name
default
value
R/W
description










