Datasheet
Table Of Contents
- applications
- features
- key specifications
- table of contents
- list of figures
- list of tables
- 1 signal descriptions
- 2 system level description
- 3 block level description
- 4 image sensor core digital functions
- 4.1 mirror and flip
- 4.2 image windowing
- 4.3 test pattern
- 4.4 50/60Hz detection
- 4.5 AEC and AGC algorithms
- 4.6 AEC/AGC steps
- 4.7 black level calibration (BLC)
- 4.8 strobe flash and frame exposure
- 4.9 xenon flash control
- 4.10 frame exposure (FREX) mode
- 4.11 FREX strobe flash control
- 4.12 one-time programmable (OTP) memory
- 5 image sensor processor digital functions
- 6 image sensor output interface digital functions
- 7 register tables
- table 7-1 system control registers (sheet 1 of 5)
- table 7-2 SCCB registers (sheet 1 of 2)
- table 7-3 group hold control registers
- table 7-4 AEC/AGC 1 registers
- table 7-5 system timing registers (sheet 1 of 3)
- table 7-6 AEC/AGC 2 registers (sheet 1 of 3)
- table 7-7 STROBE/frame exposure control registers (sheet 1 of 2)
- table 7-8 50/60 HZ DETECTION registers
- table 7-9 OTP control registers (sheet 1 of 2)
- table 7-10 BLC registers (sheet 1 of 3)
- table 7-11 frame control registers
- table 7-12 DVP registers (sheet 1 of 2)
- table 7-13 MIPI top registers (sheet 1 of 11)
- table 7-14 ISPFC registers
- table 7-15 ISP TOP control registers (sheet 1 of 6)
- table 7-16 AWB registers (sheet 1 of 3)
- table 7-17 average registers (sheet 1 of 2)
- table 7-18 DPC registers
- table 7-19 LENC registers (sheet 1 of 4)
- table 7-20 cluster DPC registers (sheet 1 of 2)
- table 7-21 windows registers
- table 7-22 AEC/AGC 3 registers
- 8 operating specifications
- 9 mechanical specifications
- 10 optical specifications
- revision history
Confidential for truly Only
color CMOS QSXGA (5 megapixel) image sensor with OmniBSI™ technology
OV5647
proprietary to OmniVision Technologies PRELIMINARY SPECIFICATION version 1.0
0x500C WIN X OFFSET MAN 0x00 RW
Bit[7:4]: Not used
Bit[3:0]: win_x_offset_man[11:8]
0x500D WIN X OFFSET MAN 0x00 RW Bit[7:0]: win_x_offset_man[7:0]
0x500E WIN Y OFFSET MAN 0x00 RW
Bit[7:3]: Not used
Bit[2:0]: win_y_offset_man[10:8]
0x500F WIN Y OFFSET MAN 0x00 RW Bit[7:0]: win_y_offset_man[7:0]
0x5010 WIN X OUT MAN 0x00 RW
Bit[7:4]: Not used
Bit[3:0]: win_x_out_man[11:8]
0x5011 WIN X OUT MAN 0x00 RW Bit[7:0]: win_x_out_man[7:0]
0x5012 WIN Y OUT MAN 0x00 RW
Bit[7:3]: Not used
Bit[2:0]: win_y_out_man[10:8]
0x5013 WIN Y OUT MAN 0x00 RW Bit[7:0]: win_y_out_man[7:0]
0x5014 ISP INPUT X MAN 0x00 RW
Bit[7:4]: Not used
Bit[3:0]: isp_x_input_man[11:8]
0x5015 ISP INPUT X MAN 0x00 RW Bit[7:0]: isp_x_input_man[7:0]
0x5016 ISP INPUT Y MAN 0x00 RW
Bit[7:3]: Not used
Bit[2:0]: isp_y_input_man[10:8]
0x5017 ISP INPUT Y MAN 0x00 RW Bit[7:0]: isp_y_input_man[7:0]
0x5018 ISP CTRL18 0x00 RW
Bit[7:4]: x_odd_inc_man
Bit[3:0]: x_even_inc_man
0x5019 ISP CTRL19 0x00 RW
Bit[7:4]: y_odd_inc_man
Bit[3:0]: y_even_inc_man
0x501A ISP CTRL1A 0x00 RW
Bit[7:4]: Not used
Bit[3:2]: x_skip_man
Bit[1:0]: y_skip_man
0x501B~
0x501C
DEBUG MODE – – Debug Mode
0x501D ISP CTRL1D 0x00 RW
Bit[7]: Not used
Bit[6:4]: win_y_offset_adjust
Bit[3:0]: Not used
table 7-15 ISP TOP control registers (sheet 3 of 6)
address
register name
default
value
R/W
description










