Datasheet

Table Of Contents
PDF: 09005aef8202ec2e/Source: 09005aef8202ebf7 Micron Technology, Inc., reserves the right to change products or specifications without notice.
MT9D111__2_REV5.fm - Rev. B 2/06 EN
13 ©2004 Micron Technology, Inc. All rights reserved.
MT9D111 - 1/3.2-Inch 2-Megapixel SOC Digital Image Sensor
Architecture Overview
Micron Confidential and Proprietary
Architecture Overview
Figure 3: Block Diagram
Sensor Core
The MT9D111 sensor core is based on Microns MT9D011, a stand-alone, 2-megapixel
CMOS image sensor with a 2.8µm pixel size. Both image sensors have the same optical
size (1/3.2 inches) and maximum resolution (UXGA). Like the MT9D011, the MT9D111
sensor core includes a phase-locked loop oscillator (PLL), to facilitate camera integra-
tion and minimize the system cost for wireless and mobile applications. When in use,
the PLL generates internal master clock signal whose frequency can be set higher than
the frequency of external clock signal CLKIN. This allows the MT9D111 to run at any
desired resolution and frame rate up to the specified maximum values, irrespective of
the CLKIN frequency.
Interpolation
Line Buffers
Other JPEG
Memories
JPEG
Line Buffers
Decimator
Line Buffers
Sensor
Core
Color Pipeline
JPEG
ROM
Micro-
controller
SRAM
F
I
F
O
Stats EnginePLL
Internal Register Bus
Image Flow Processor