Datasheet

Table Of Contents
ADV7188
Rev. A | Page 111 of 112
TYPICAL CIRCUIT CONNECTION
An example of how to connect the ADV7188 video decoder is shown in Figure 52. For a detailed schematic diagram for the ADV7188,
refer to the ADV7188 evaluation note, which can be obtained from an Analog Devices representative.
P0
P1
P2
P3
P4
P5
P6
P7
P8
P9
P10
P11
INT INTERRUPT OUTPUT
P12
SFL SFL OUTPUT
P13
HS HS OUTPUT
P14
VS VS OUTPUT
LLC1 27MHz OUTPUT CLOCK
P15
P16
P17
P18
P19
FIELD FIELD OUTPUT
LLC2
OE
13.5MHz OUTPUT CLOCK
OUTPUT ENABLE INPUT
PVDD
ELPF
10nF
82nF
1.7k
DGNDAGND
DGNDAGND
MULTIFORMAT PIXEL PORT
P19 TO P10 10-BIT
ITU-R BT.656 PIXEL DATA AT 27MHz
P9 TO P0 Cb AND Cr 20-BIT
ITU-R BT.656 PIXEL DATA AT 13.5MHz
P19 TO P10 Y 20-BIT
ITU-R BT.656 PIXEL DATA AT 13.5MHz
0.1µF
DGND
0.01µF
DGND
33µF
DGND
10µF
DGND
FERRITE BEAD
DVDDIO
(3.3V)
POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
0.1µF
AGND
0.01µF
AGND
33µF
AGND
10µF
AGND
FERRITE BEAD
PVDD
(1.8V)
POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
0.1µF
AGND
0.01µF
AGND
33µF
AGND
10µF
AGND
FERRITE BEAD
AVDD
(3.3V)
POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
0.1µF
DGND
0.01µF
DGND
33µF
DGND
10µF
DGND
FERRITE BEAD
DVDD
(1.8V)
POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
AGND DGND
DVDDIO
PVDD
AVDD
DVDD
FB
100nF
AIN1
100nF
AIN7
100nF
AIN2
100nF
AIN8
100nF
AIN3
100nF
AIN4
100nF
AIN5
100nF
AIN11
100nF
AIN9
100nF
AIN10
100nF
AIN6
100nF
AIN12
56
75
75
75
75
75
56
75
75
56
75
Pr
Pb
Y
CVBS0
CVBS1
S-VIDEO
Y
C
19
AGND
F_BLNK
BLUE
RED/C
GREEN
CVBS/Y
19
19
AGND
2k
2k
+
CAPY1
CAPY2
AGND
1nF0.1µF10µF
0.1µF
+
CAPC1
CAPC2
CML
AGND
1nF0.1µF10µF
0.1µF
DGND
DVDDIO
100nF
+
10µF 0.1µF
REFOUT
AGND
0.1µF10µF
+
XTAL
47pF
1
DGND
XTAL1
ALSB
47pF
1
DGND
DVDDIO
SELECT I
2
C
ADDRESS
DVSS
MPU INTERFACE
CONTROL LINES
SCLK
SDA
100
100
DVDDIO DVDDIO
4.7k
RESETRESET
05478-053
ADV7188
28.6363MHz
1M
1
LOAD CAPACITOR VALUES
ARE DEPENDENT ON
CRYSTAL ATTRIBUTES.
3.3V
TEST6
TEST7
TEST8
AGND
DVDDIO
Figure 52. Typical Connection Diagram