Datasheet
ADuC814 
Rev. A | Page 8 of 72 
1
Temperature range –40ºC to +125ºC. 
2
ADC linearity is guaranteed when operating in nonpipelined mode, i.e., ADC conversion followed sequentially by a read of the ADC result. ADC linearity is also 
guaranteed during normal MicroConverter core operation. 
3
ADC LSB size = V
REF
 /2
12
, i.e., for internal V
REF
 = 2.5 V, 1 LSB = 610 µV, and for external V
REF
 = 1 V, 1 LSB = 244 µV. 
4
Offset and gain error and offset and gain error match are measured after factory calibration. 
5
Based on external ADC system components the user may need to execute a system calibration to remove additional external channel errors 
 and achieve these specifications. 
6
Measured with coherent sampling system using external 16.77 MHz clock via P3.5 (Pin 22). 
7
SNR calculation includes distortion and noise components. 
8
Channel-to-channel crosstalk is measured on adjacent channels. 
9
The temperature monitor gives a measure of the die temperature directly; air temperature can be inferred from this result. 
10
DAC linearity is calculated using a reduced code range of 48 to 4095, 0 V to V
REF
 range; a reduced code range of 48 to 3950, 0 V to V
DD
 range. DAC output load = 10 kΩ 
and 100 pF. 
11
DAC differential nonlinearity specified on 0 V to V
REF
 and 0 to V
DD
 ranges. 
12
Measured with V
REF
 and C
REF
 pins decoupled with 0.1 µF capacitors to ground. Power-up time for the internal reference is determined by the value of the decoupling 
capacitor chosen for both the V
REF
 and C
REF
 pins. 
13
When using an external reference device, the internal band gap reference input can be bypassed by setting the ADCCON1.6 bit. In this mode, the V
REF
 and C
REF
 pins 
need to be shorted together for correct operation. 
14
These numbers are not production tested but are guaranteed by design and/or characterization data on production release. 
15
Pins configured in I
2
C compatible mode or SPI mode; pins configured as digital inputs during this test. 
16
These typical specifications assume no loading on the XTAL2 pin. Any additional loading on the XTAL2 pin increases the power-on times. 
17
Flash/EE memory reliability characteristics apply to both the Flash/EE program memory and the Flash/EE data memory. 
18
Endurance is qualified to 100 kcycles as per JEDEC Std. 22, Method A117 and measured at –40ºC, +25°C, and +125°C; typical endurance at +25°C is 700 kcycles. 
19
Retention lifetime equivalent at junction temperature (T
J
) = 55°C as per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6 eV 
derates with junction temperature as shown in Figure 33 in the Flash/EE memory description section. 
20
Power supply current consumption is measured in normal, idle, and power-down modes under the following conditions: 
Normal Mode: Reset and all digital I/O pins = open circuit, core Clk changed via CD bits in PLLCON, core executing internal software loop. 
Idle Mode: Reset and all digital I/O pins = open circuit, core Clk changed via CD bits in PLLCON, PCON.0 = 1, core execution suspended in idle mode. 
Power-Down Mode: Reset and all P1.2–P1.7 pins = 0.4 V; all other digital I/O pins are open circuit, Core Clk changed via CD bits in PLLCON, PCON.1 = 1, 
   Core execution suspended in power-down mode, OSC turned on or off via OSC_PD bit (PLLCON.7) in PLLCON SFR. 
21
DV
DD
 power supply current increases typically by 3 mA (3 V operation) and 10 mA (5 V operation) during a Flash/EE memory program or erase cycle. 










