Datasheet

Data Sheet ADP1053
Rev. A | Page 57 of 84
Register 0xFE18 sets the CS2_A OCP threshold, and Register 0xFE19 sets the CS2_B OCP threshold.
Table 48. Register 0xFE18 and Register 0xFE19—CS2_A OCP Threshold and CS2_B OCP Threshold
Bits Bit Name R/W Description
[7:0]
CS2_A/CS2_B OCP
threshold
R/W
The 8-bit OCP threshold set in this register is compared with Bits[15:8] in the CS2_A or CS2_B
value register (Register 0xFED3 or Register 0xFED4). If the eight MSBs in the value register are
higher, the CS2_A_OCP or CS2_B_OCP flag is set. When the OCP threshold is set to 0xFF (255
decimal), the CS2_A_OCP or CS2_B_OCP flag is always cleared. The range of the CS2 ADC is
0 mV to 120 mV, so the step size is 120 mV/4096 = 29.3 µV. Therefore, the threshold step size
is 29.3 µV × 16 = 468.8 µV. The OCP threshold can be calculated as follows:
Threshold Target (V) = (Threshold Code + 1) × 468.8 µV
The GUI converts the voltage to current based on the value of the current sensing resistor.
The valid range of the register code is from 2 to 241 decimal.
Register 0xFE1A selects the CS2_A high-side/low-side setting, sets the CS2_A_OCP flag debounce time, and sets the light load threshold
for Channel A. Register 0xFE1B sets the same values for Channel B.
Table 49. Register 0xFE1A and Register 0xFE1B—CS2_A/CS2_B High-Side/Low-Side Setting and Channel A/Channel B Light Load
Threshold
Bits Bit Name R/W Description
7
High-side/low-side
sensing
R/W This bit configures the part for high-side resistor current sensing or low-side current sensing.
0 = CS2_A or CS2_B is configured for low-side sensing.
1 = CS2_A or CS2_B is configured for high-side sensing.
These bits set the CS2_A_OCP/CS2_B_OCP flag debounce time.
Bit 6 Bit 5 Typical Debounce Time
0 0 0 ms
0 1 20 ms
1 0 200 ms
[6:5]
CS2_A_OCP/CS2_B_
OCP flag debounce
R/W
1 1 1 sec
4
LIGHTLOAD_A/
LIGHTLOAD_B flag
blanking in soft start
R/W This bit specifies whether to blank the LIGHTLOAD_A/LIGHTLOAD_B flag during soft start.
0 = do not blank the LIGHTLOAD_A/LIGHTLOAD_B flag during Channel A/Channel B soft start.
1 = blank the LIGHTLOAD_A/LIGHTLOAD_B flag during Channel A/Channel B soft start.
[3:0]
CS2_A/CS2_B light
load threshold
R/W
These bits set the CS2_A/CS2_B ADC light load threshold value, below which the LIGHTLOAD_A or
LIGHTLOAD_B flag is set and Channel A or Channel B enters light load mode. Each LSB corresponds
to 64 LSBs of the 12-bit CS2_A/CS2_B reading, which is 1.56% of the full range (1.875 mV). Hysteresis
is included to exit light load mode; the threshold to exit light load mode is 96 LSBs greater than
the threshold to enter light load mode (96 LSBs = 2.34% of the full range, that is, 2.8125 mV).
When these bits are set to 0, the LIGHTLOAD_A/LIGHTLOAD_B flag is always cleared.
CHANNEL A/CHANNEL B VOLTAGE SENSE AND LIMIT SETTING REGISTERS
Table 50. Register 0xFE1C—VS_A Gain Trim
Bits Bit Name R/W Description
7 Trim polarity R/W 1 = negative gain is introduced.
0 = positive gain is introduced.
[6:0] VS_A gain trim R/W
These bits set the amount of gain trim that is applied to the VS_A ADC reading. This register
trims the voltage at the VS_A pin for external resistor tolerances. For more information, see the
VS_A and VS_B Gain Trim section.
Table 51. Register 0xFE1D—VS_B Gain Trim
Bits Bit Name R/W Description
7 Trim polarity R/W 1 = negative gain is introduced.
0 = positive gain is introduced.
[6:0] VS_B gain trim R/W
These bits set the amount of gain trim that is applied to the VS_B ADC reading. This register
trims the voltage at the VS_B pin for external resistor tolerances. For more information, see the
VS_A and VS_B Gain Trim section.