Datasheet

Data Sheet AD9833
Rev. G | Page 3 of 21
SPECIFICATIONS
VDD = 2.3 V to 5.5 V, AGND = DGND = 0 V, T
A
= T
MIN
to T
MAX
, R
SET
= 6.8 kΩ for VOUT, unless otherwise noted.
Table 1.
Parameter
1
Min Typ Max Unit Test Conditions/Comments
SIGNAL DAC SPECIFICATIONS
Resolution 10 Bits
Update Rate 25 MSPS
VOUT Maximum 0.65 V
VOUT Minimum 38 mV
VOUT Temperature Coefficient 200 ppm/°C
DC Accuracy
Integral Nonlinearity ±1.0 LSB
Differential Nonlinearity ±0.5 LSB
DDS SPECIFICATIONS (SFDR)
Dynamic Specifications
Signal-to-Noise Ratio (SNR) 55 60 dB
AD9833BRMZ, f
MCLK
= 25 MHz, f
OUT
=
f
MCLK
/4096
54 60 dB
AD9833WBRMZ-REEL, f
MCLK
= 25 MHz, f
OUT
= f
MCLK
/4096
Total Harmonic Distortion (THD) −66 −56 dBc
AD9833BRMZ, f
MCLK
= 25 MHz, f
OUT
=
f
MCLK
/4096
−66 −55 dBc
AD9833WBRMZ-REEL, f
MCLK
= 25 MHz, f
OUT
=
f
MCLK
/4096
Spurious-Free Dynamic Range (SFDR)
Wideband (0 to Nyquist) −60 dBc f
MCLK
= 25 MHz, f
OUT
= f
MCLK
/50
Narrow-Band (±200 kHz) −78 dBc f
MCLK
= 25 MHz, f
OUT
= f
MCLK
/50
Clock Feedthrough −60 dBc
Wake-Up Time 1 ms
LOGIC INPUTS
Input High Voltage, V
INH
1.7 V 2.3 V to 2.7 V power supply
2.0 V 2.7 V to 3.6 V power supply
2.8 V 4.5 V to 5.5 V power supply
Input Low Voltage, V
INL
0.5 V 2.3 V to 2.7 V power supply
0.7 V 2.7 V to 3.6 V power supply
0.8 V 4.5 V to 5.5 V power supply
Input Current, I
INH
/I
INL
10 μA
Input Capacitance, C
IN
3 pF
POWER SUPPLIES f
MCLK
= 25 MHz, f
OUT
= f
MCLK
/4096
VDD 2.3 5.5 V
I
DD
4.5 5.5 mA I
DD
code dependent; see Figure 7
Low Power Sleep Mode 0.5 mA DAC powered down, MCLK running
1
Operating temperature range is −40°C to +105°C; typical specifications are at +25°C.
VOUT
COMP
12
AD9833
10-BIT DAC
SIN
ROM
20pF
10nF
VDD
REGULATOR
100nF
CAP/2.5V
02704-002
Figure 2. Test Circuit Used to Test Specifications