Datasheet

AD9740
Rev. B | Page 26 of 32
C19
CVDD
CVDD
DB8
DB9
DB10
DB11
CLKB
DB5
DVDD
DB6
DB7
CLK
DB0
DB1
DB2
DB3
DB4
DB13
DB12
IOUT
AVDD
DVDD CVDD
A
V
DD
DB8
DB9
DB10
DB11
IB
FS ADJ
CLKB
DB5
DVDD
DB6
DB7
CLK
CVDD
DCOM
DB0
DB1
DB2
DB3
DB4
DCOM1
DB13
ACOM1
AVDD
ACOM
IA
REFIO
AVDD1
SLEEP
DB12
CCOM
CMODE
MODE
CMODE
MODE
T1 – 1T
T1
JP8
JP9
4
3
2
1
5
6
AGND: 3, 4, 5
S3
R11
C13
28
25
17
23
21
22
18
19
27
26
24
20
29
30
31
32
DNP
DNP
C12
C11
C17
C19
C32
R30
R29
U1
AD9740LFCSP
14
5
6
7
8
9
10
11
12
1
2
3
4
13
15
16
WHT
TP1
WHT
TP11
JP1 0.1%
R1
R10
WHT
TP3
TP7
WHT
SLEEP
02911-046
10kΩ
10kΩ
50kΩ
50Ω
2kΩ
0.1μF
0.1μF
0.1μF
0.1μF
Figure 48. LFCSP Evaluation Board Schematic—Output Signal Conditioning
U4
U4
JP2
AGND: 5
CVDD: 8
4
3
6
CVDD: 8
C35
0.1μF
C20
10μF
16V
S5
AGND: 3, 4, 5
C34
0.1μF
CKEXT
CLK
CLKB
R5
120Ω
R2
120Ω
R6
50Ω
CVDD
AGND: 5
2
1
7
CVDD
02911-047
Figure 49. LFCSP Evaluation Board Schematic—Clock Input