Datasheet
AD9714/AD9715/AD9716/AD9717
Rev. A | Page 16 of 80
PIN 1
INDICATOR
1DB11
2DB10
3DB9
4DB8
5DVDDIO
6DVSS
7DVDD
8DB7
9DB6
10DB5
23 QOUTP
24 RLQP
25 AVSS
26 AVDD
27 RLIP
28 IOUTP
29 IOUTN
30 RLIN
22 QOUTN
21 RLQN
11
DB4
12
DB3
13
DB2
15
DB0 (L
SB)
17
CVDD
16
DCLKIO
18
C
LKIN
19
CVSS
20
CML
Q
14
DB1
33
FSADJ
I/AUXI
34
REFIO
35
RESET/PINMD
36
SC
LK/CLKMD
37
SDIO/FORMAT
38
39
DB13 (MSB)
40
DB12
32
FSADJQ/AUXQ
31
C
MLI
TOP VIEW
(Not to Scale)
07265-002
AD9717
NOTES
1. THE EXPOSED PAD IS CONNECTED TO AVSS AND
SHOULD BE SOLDERED TO THE GROUND PLANE.
EXPOSED METAL AT PACKAGE CORNERS IS
CONNECTED TO THIS PAD.
CS/PW
RDN
Figure 5. AD9717 Pin Configuration
Table 10. AD9717 Pin Function Descriptions
Pin No. Mnemonic Description
1 to 4 DB[11:8] Digital Inputs.
5 DVDDIO Digital I/O Supply Voltage (1.8 V to 3.3 V Nominal).
6 DVSS Digital Common.
7 DVDD
Digital Core Supply Voltage (1.8 V). Strap DVDD to DVDDIO at 1.8 V. If DVDDIO > 1.8 V, bypass DVDD with a
1.0 µF capacitor; however, do not otherwise connect it. The LDO should not drive external loads.
8 to 14 DB[7:1] Digital Inputs.
15 DB0 (LSB) Digital Input (LSB).
16 DCLKIO Data Input/Output Clock. Clock used to qualify input data.
17 CVDD Sampling Clock Supply Voltage (1.8 V to 3.3 V). CVDD must be ≥ DVDD.
18 CLKIN LVCMOS Sampling Clock Input.
19 CVSS Sampling Clock Supply Voltage Common.
20 CMLQ
Q DAC Output Common-Mode Level. When the internal on chip (QR
CML
) is enabled, this pin is connected to
the on-chip QR
CML
resistor. It is recommended to leave this pin unconnected. When the internal on chip
(QR
CML
) is disabled, this pin is the common-mode load for Q DAC and must be connected to AVSS through a
resistor (see the Using the Internal Termination Resistors section). The recommended value for this external
resistor is 0 Ω.
21 RLQN
Load Resistor (500 Ω) to the CMLQ Pin. For the internal load resistor to be used, this pin should be tied to
QOUTN externally.
22 QOUTN Complementary Q DAC Current Output. Full-scale current is sourced when all data bits are 0s.
23 QOUTP Q DAC Current Output. Full-scale current is sourced when all data bits are 1s.
24 RLQP
Load Resistor (500 Ω) to the CMLQ Pin. For the internal load resistor to be used, this pin should be tied to
QOUTP externally.
25 AVSS Analog Common.
26 AVDD Analog Supply Voltage (1.8 V to 3.3 V).
27 RLIP
Load Resistor (500 Ω) to the CMLI Pin. For the internal load resistor to be used, this pin should be tied to
IOUTP externally.
28 IOUTP I DAC Current Output. Full-scale current is sourced when all data bits are 1s.
29 IOUTN Complementary I DAC Current Output. Full-scale current is sourced when all data bits are 0s.
30 RLIN
Load Resistor (500 Ω) to the CMLI Pin. For the internal load resistor to be used, this pin should be tied to
IOUTN externally.