Datasheet

Data Sheet AD9559
Rev. C | Page 81 of 120
REFERENCE INPUT D (REGISTER 0x0360 TO REGISTER 0x037A)
Table 67. REFD Logic Type
Address Bits Bit Name Description
0x0360
[7:4]
Reserved
Default: 0x0
3 Enable REFD divide-by-2 Enables the reference input divide-by-2 for REFD
0 = bypasses the divide-by-2 (default)
1 = enables the divide-by-2
2 Reserved Default: 0b
[1:0] REFD logic type Selects logic family for REFD input receiver; only the REFD pin is used in CMOS mode
00 (default) = differential
01 = 1.2 V to 1.5 V CMOS
10 = 1.8 V to 2.5 V CMOS
11 = 3.0 V to 3.3 V CMOS
Table 68. REFD 20-Bit DPLL R Divider
Address Bits Bit Name Description
0x0361 [7:0] R divider DPLL integer reference divider (minus 1), Bits[7:0] (default: 0xCF)
0x0362 [7:0] DPLL integer reference divider (minus 1), Bits[15:8] (default: 0x00)
0x0363 [7:4] Reserved Default: 0x0
[3:0] R divider DPLL integer reference divider (minus 1), Bits[19:16] (default: 0x0)
Table 69. Nominal Period of REFD Input Clock
Address Bits Bit Name Description
0x0364 [7:0] REFD nominal
reference period (fs)
Nominal reference period, Bits[7:0] (default: 0xC9)
0x0365 [7:0] Nominal reference period, Bits[15:8] (default: 0xEA)
0x0366 [7:0] Nominal reference period, Bits[23:16] (default: 0x10)
0x0367 [7:0] Nominal reference period, Bits[31:24] (default: 0x03)
0x0368 [7:0] Nominal reference period Bits[39:32] (default: 0x00)
Default for Register 0x0364 to Register 0x0368: 0x000310EAC9 = 51.44 ns (1/19.44 MHz)
Table 70. REFD Frequency Tolerance
Address Bits Bit Name Description
0x0369 [7:0] Inner tolerance Input reference frequency monitor inner tolerance, Bits[7:0] (default: 0x14).
0x036A [7:0] Input reference frequency monitor inner tolerance, Bits[15:8] (default: 0x00).
0x036B [7:4] Reserved Default: 0x0.
[3:0] Inner tolerance Input reference frequency monitor inner tolerance, Bits[19:16].
Default for Register 0x0369 to Register 0x036B: 0x000014 = 20 (5% or 50,000 ppm).
The Stratum 3 clock requires inner tolerance of ±9.2 ppm and outer tolerance of ±12 ppm;
an SMC clock requires an outer tolerance of ±48 ppm.
The allowable range for the inner tolerance is 0x00A (10%) to 0x8FF (2 ppm).
0x036C [7:0] Outer tolerance Input reference frequency monitor outer tolerance, Bits [7:0] (default: 0x0A).
0x036D [7:0] Input reference frequency monitor outer tolerance, Bits[15:8] (default: 0x00).
0x036E [7:4] Reserved Default: 0x0.
[3:0] Outer tolerance Input reference frequency monitor outer tolerance, Bits[19:16].
Default for Register 0x036C to Register 0x036E: 0x00000A = 10 (10% or 100,000 ppm).
The Stratum 3 clock requires an inner tolerance of ±9.2 ppm and outer tolerance of ±12 ppm;
an SMC clock requires outer tolerance of ±48 ppm. The outer tolerance must be greater
than the inner tolerance so that there is hysteresis.
Table 71. REFD Validation Timer
Address Bits Bit Name Description
0x036F [7:0] Validation timer (ms) Validation timer, Bits[7:0] (default: 0x0A).
This is the amount of time a reference input must be valid before it is declared valid by
the reference input monitor (default: 10 ms).
0x0370 [7:0] Validation timer, Bits[15:8] (default: 0x00).