Datasheet
Table Of Contents
- Features
- Applications
- General Description
- Functional Block Diagram
- Revision History
- Specifications
- Power Supply Requirements
- PLL Characteristics
- Clock Inputs
- Clock Outputs
- Timing Characteristics
- Clock Output Additive Phase Noise (Distribution Only; VCO Divider Not Used)
- Clock Output Absolute Phase Noise (Internal VCO Used)
- Clock Output Absolute Time Jitter (Clock Generation Using Internal VCO)
- Clock Output Absolute Time Jitter (Clock Cleanup Using Internal VCO)
- Clock Output Absolute Time Jitter (Clock Generation Using External VCXO)
- Clock Output Additive Time Jitter (VCO Divider Not Used)
- Clock Output Additive Time Jitter (VCO Divider Used)
- Delay Block Additive Time Jitter
- Serial Control Port
- PD, RESET, and SYNC Pins
- LD, STATUS, and REFMON Pins
- Power Dissipation
- Timing Diagrams
- Absolute Maximum Ratings
- Pin Configuration and Function Descriptions
- Typical Performance Characteristics
- Terminology
- Detailed Block Diagram
- Theory of Operation
- Operational Configurations
- High Frequency Clock Distribution—CLK or External VCO > 1600 MHz
- Internal VCO and Clock Distribution
- Clock Distribution or External VCO < 1600 MHz
- Phase-Locked Loop (PLL)
- Configuration of the PLL
- Phase Frequency Detector (PFD)
- Charge Pump (CP)
- On-Chip VCO
- PLL External Loop Filter
- PLL Reference Inputs
- Reference Switchover
- Reference Divider R
- VCXO/VCO Feedback Divider N—P, A, B, R
- Digital Lock Detect (DLD)
- Clock Distribution
- Reset Modes
- Power-Down Modes
- Operational Configurations
- Serial Control Port
- Thermal Performance
- Register Map Overview
- Register Map Descriptions
- Applications Information
- Outline Dimensions

AD9516-1 Data Sheet
Rev. C | Page 4 of 80
SPECIFICATIONS
Typical is given for V
S
= V
S_LVPECL
= 3.3 V ± 5%; V
S
≤ V
CP
≤ 5.25 V; T
A
= 25°C; R
SET
= 4.12 kΩ; CP
RSET
= 5.1 kΩ, unless otherwise noted.
Minimum and maximum values are given over full V
S
and T
A
(−40°C to +85°C) variation.
POWER SUPPLY REQUIREMENTS
Table 1.
Parameter Min Typ Max Unit Test Conditions/Comments
V
S
3.135 3.3 3.465 V 3.3 V ± 5%
V
S_LVPECL
2.375 V
S
V Nominally 2.5 V to 3.3 V ± 5%
V
CP
V
S
5.25 V Nominally 3.3 V to 5.0 V ± 5%
RSET Pin Resistor 4.12 kΩ Sets internal biasing currents; connect to ground
CPRSET Pin Resistor 2.7 5.1 10 kΩ Sets internal CP current range, nominally 4.8 mA (CP_lsb = 600 µA);
actual current can be calculated by: CP_lsb = 3.06/CPRSET;
connect to ground
BYPASS Pin Capacitor 220 nF Bypass for internal LDO regulator; necessary for LDO stability;
connect to ground
PLL CHARACTERISTICS
Table 2.
Parameter Min Typ Max Unit Test Conditions/Comments
VCO (ON-CHIP)
Frequency Range 2300 2650 MHz See Figure 15
VCO Gain (K
VCO
)
50
MHz/V
See Figure 10
Tuning Voltage (V
T
) 0.5 V
CP
−
0.5
V V
CP
≤ V
S
when using internal VCO; outside of this range, the CP
spurs may increase due to CP up/down mismatch
Frequency Pushing (Open-Loop) 1 MHz/V
Phase Noise at 100 kHz Offset −105 dBc/Hz f = 2475 MHz
Phase Noise at 1 MHz Offset
−124
dBc/Hz
f = 2475 MHz
REFERENCE INPUTS
Differential Mode (REFIN,
REFIN
)
Differential mode (can accommodate single-ended input by ac
grounding undriven input)
Input Frequency 0 250 MHz Frequencies below about 1 MHz should be dc-coupled;
be careful to match V
CM
(self-bias voltage)
Input Sensitivity 250 mV p-p PLL figure of merit (FOM) increases with increasing slew rate;
see Figure 14
Self-Bias Voltage, REFIN 1.35 1.60 1.75 V Self-bias voltage of REFIN
1
Self-Bias Voltage,
REFIN
1.30
1.50
1.60
V
Self-bias voltage of
REFIN
1
Input Resistance, REFIN 4.0 4.8 5.9 kΩ
Self-biased
1
Input Resistance,
REFIN
4.4
5.3
6.4
kΩ
Self-biased
1
Dual Single-Ended Mode (REF1, REF2) Two single-ended CMOS-compatible inputs
Input Frequency (AC-Coupled) 20 250 MHz Slew rate > 50 V/µs
Input Frequency (DC-Coupled) 0 250 MHz Slew rate > 50 V/µs; CMOS levels
Input Sensitivity (AC-Coupled) 0.8 V p-p Should not exceed V
S
p-p
Input Logic High
2.0
V
Input Logic Low 0.8 V
Input Current −100 +100 µA
Input Capacitance
2
pF
Each pin, REFIN/
REFIN
(REF1/REF2)
PHASE/FREQUENCY DETECTOR (PFD)
PFD Input Frequency 100 MHz Antibacklash pulse width = 1.3 ns, 2.9 ns
45 MHz Antibacklash pulse width = 6.0 ns
Antibacklash Pulse Width 1.3 ns Register 0x017[1:0] = 01b
2.9 ns Register 0x017[1:0] = 00b; Register 0x017[1:0] = 11b
6.0 ns Register 0x017[1:0] = 10b